# Design and Implementation of Area-Efficient Dual-Mode Double Precision Floating Point Division 

A. Sanjeev Kumar, K. Shyam, Snigdha Kamala<br>sanjeevkumar9160@gmail.com , kondetishyam.sk@gmail.com , snigdha.p@kpritech.ac.in<br>${ }^{1}$ PG Scholar, Dept of ECE, Kommuri Pratap Reddy Institute of Technology, Hyderabad, Telangana, India<br>${ }^{2}$ Assistant Professor, Dept of ECE, Kommuri Pratap Reddy Institute of Technology, Hyderabad, Telangana, India<br>${ }^{3}$ Assistant Professor, Dept of ECE, Kommuri Pratap Reddy Institute of Technology, Hyderabad, Telangana, India


#### Abstract

Floating point division is a center numbercrunching broadly utilized as a part of logical and building applications. This paper proposed engineering for twofold precision floating point division. This engineering is intended for double mode usefulness, which can either register on a couple of twofold precision operands or on two sets of single precision operands in parallel. The engineering depends on the arrangement development multiplicative approach of mantissa calculation. For this, a novel dual mode Radix-4 Modified Booth multiplier is planned, which is utilized iteratively in the design of double mode mantissa calculation. Other key parts of floating point division stream, (for example, driving one-identification, left/right unique shifters, adjusting, and so on.) are additionally re-intended for the double mode operation. The proposed double mode engineering is orchestrated utilizing UMC 90nm innovation ASIC execution. Two forms of proposed design are exhibited, one with single stage multiplier and another with two phase multiplier. Contrasted with an independent twofold precision division design, the proposed double mode engineering requires $17 \%$ to $19 \%$ additional equipment assets, with $3 \%$ to $5 \%$ period overhead. In contrast with earlier craftsmanship on this, the proposed design out-performs them regarding required area, era and throughput.


Keywords: Arithmetic, ASIC, configurable architecture, dual-mode division, floating point division, multi-precision arithmetic.

## I.INTRODUCTION

Floating point number juggling (FPA) structures experienced critical progression by logical research in the previous a very long while. FPA is a fundamental element of a vast arrangement of logical and designing space applications. To help the
application exhibitions, the FPA models created from scalar to vector structures in different handling stages. Varieties of single precision and twofold precision figuring units are being utilized for floating point vector preparing. The ebb and flow look into work is pointed towards bound together vector-preparing units. That is, rather than having separate vector varieties of single precision and twofold precision, it can have a variety of configurable floating point number juggling pieces. Where each of these configurable pieces can process either a twofold precision or two parallel single precision calculations. This configurable piece exhibit course of action can prompt critical area change, while giving the required execution.

Our examination work is centered around the engineering plan of configurable floating point number-crunching squares. This paper is centered around the outline of configurable double mode twofold precision division number juggling unit. Floating point (FP) division is a center calculation required in a huge number of utilizations. FP division is a mind boggling number juggling operation which requires bigger area with poor execution than the essential number-crunching operations (adder, subtractor and multiplier). In perspective of expansive area prerequisite of division number-crunching per unit of calculation, this work is gone for a multi-precision double mode engineering for this calculation. The proposed design can be arranged either for a twofold precision or two parallel (double) single precision division calculations, and in this manner named as DPdSP division engineering.

The proposed design depends on the arrangement development strategy of division calculation [1]- [5]. Arrangement extension strategy is a multiplicative division technique, similar to Newton Raphson (NR) and Goldschmidt (GS) strategies [2],

International Journal of Research
e-ISSN: 2348-6848
Available at https://edupediapublications.org/journals
[6], which are speedier than the digit-repeat strategies like SRT. A nitty gritty dialog on different technique for FP division can be looked for from [2], [7]. The mantissa division in multiplicative strategy depends on the use of number multipliers, which adds to their execution contrasted with conventional digit repeat technique (like SRT technique). Further, arrangement development technique gives an equipment effective design to a given precision necessity [5]. The arrangement development strategy helps in diminishing the memory necessity, and other related equipment assets contrasted with NR and GS strategies. In view of the at present proposed double mode division engineering utilizing arrangement development approach, other multiplicative division strategies (NR and GS techniques) can likewise be intended for double mode design, be that as it may, they should be investigated for their possibility in configurable double mode design, which is a piece of our future examination.

A novel double mode Radix-4 Modified Booth multiplier is intended with the end goal of mantissa division, which has insignificant area and execution overhead finished single-mode multiplier. It depends on the Radix-4 Modified Booth Algorithm [8] which is overhauled here, to suit double mode preparing. Likewise, since the hidden number multiplier in mantissa division unit has the significant cost as far as required area, an iterative engineering is proposed utilizing a solitary 1 -organize whole number multiplier, to accomplish area effectiveness. Moreover, to enhance the execution, an engineering with 2arrange whole number multiplier is likewise proposed, which additionally shows the utilization of multiorganize multiplier in the proposed double mode design.

The proposed DPdSP division structures are intended for typical and sub-ordinary computational help, which also incorporate the remarkable case taking care of and preparing. It can create dedicated adjusted outcomes with round-to-closest adjusting, both in twofold and single precision. Steadfast adjusting is reasonable for a substantial arrangement of utilization, nonetheless, the right adjusting can be incorporated utilizing leftover portion strategy for multiplicative division philosophy [2], [9], which requires preparing of one more increase. All the significant building
squares (like mantissa division, driving one-location, dynamic right/left moving, adjusting) are outlined and enhanced for the productive double mode preparing. A solitary mode twofold precision division engineering, in light of comparative computational stream, is likewise intended for examination reason, to exhibit the relative advantages of double mode division design.

A few papers have proposed FP models on the possibility of configurable multi-precision floating point number juggling handling. The larger part of earlier works are engaged towards the adder models [10]- [14] and multiplier designs [15]- [17]. Isseven et al. [18] is the main accessible work on double mode division number juggling which exhibited an iterative double mode design for division, in view of the Radix4 SRT (digit repeat) division strategy, and is pointed just for typical configuration of calculation. The algorithmic thought of current work is introduced by Jaiswal et al. in [19], with a solitary cycle fully unrolled plan for the outline reason, which requires substantial area with poor execution. The present work is based upon the [19], with intriguing and down to earth approach for DPdSP division design, included with some novel structural changes.

The principle commitments of this work can be summarized as takes after:

- Proposed double mode DPdSP division models with ordinary and sub-typical computational help, alongside all the outstanding case taking care of. These structures can be progressively designed either for a twofold precision division or two parallel single precision divisions.
- A novel double mode Radix-4 Modified Booth multiplier engineering is proposed, which turns into the base of the proposed double mode mantissa division design.
- All the key segments of the FP division stream are intended for proficient double mode usefulness with insignificant overhead.
- Proposed structures are fully pipelined, and composed in an iterative mold for area-productivity.


## Floating point division:

The term floating point implicates that there is no fixed number of digits before and after the decimal point; i.e. the decimal point can float. Floating-point
representations are slower and less accurate than fixedpoint representations, but can handle a larger range of numbers. Because mathematics with floating-point numbers requires a great deal of computing power, many microprocessors come with a chip, called a floating point unit (FPU ), specialized for performing floating-point arithmetic. FPUs are also called math coprocessors and numeric coprocessors. Floating-point representation has a complex encoding scheme with three basic components: mantissa, exponent and sign. Usage of binary numeration and powers of 2 resulted in floating point numbers being represented as single precision (32-bit) and double precision (64-bit) floating-point numbers.


IEEE-754 Floating-point Representation Standards (Single precision and double precision)

## II. BACKGROUND

The basic computational stream for FP division math is exhibited in Algorithm 1. This calculation is appropriate for both ordinary and subtypical handling. It likewise incorporates the uncommon case taking care of and preparing. FPA execution includes registering independently the sign, example and mantissa part of the operands, and later consolidating them subsequent to adjusting and standardization [20]. In the present work, all phases of the above computational stream are intended to help double mode operations.

```
Algorithm 1 F.P. Division Computational Flow [20]
1: (IN1 (Dividend), IN2 (Divisor)) Input Operands;
    2: Data Extraction & Exceptional Check-up:
        {S1(Sign1), E1(Exponent1), M1(Mantissa1)} \leftarrowIN1
        {S2, E2, M2} \leftarrowIN2
        Check for Infinity, Sub-Normal, Zero, Divide-By-Zero
    : Process both Mantissa for Sub-Normal:
        Leading One Detection of both Mantissa ( }
        L_Shift1,L_Shift2)
        Dynamic Left Shifting of both Mantissa
4: Sign, Exponent & Right-Shift-Amount Computation:
        S\leftarrowS1\oplusS2
        E\leftarrow(E1-L_Shift 1)-(E2-L_Shift2)+BIAS
        R_Shift_Amount }\leftarrow(E2-L_Shift2)-(E1
        L_Shift1) - BIAS
    5: Mantissa Computation: }M\leftarrowM1/M
    Dynamic Right Shifting of Quotient Mantissa
    : Normalization & Rounding:
        Determine Correct Rounding Position
        Compute ULP using Guard, Round & Sticky Bit
        Compute }M\leftarrowM+UL
        1-bit Right Shift Mantissa in Case of Mantissa
        Overflow
        Update Exponent
    : Finalizing Output:
        Determine STATUS signal & Resolve Exceptional
        Cases
        Determine Final Output
```


## A. Underlying Mantissa Division Method

The mantissa division is the most complex piece of the FP division number juggling execution. The algorithmic procedure for this calculation is examined here. It depends on the arrangement extension technique for division, as takes after. Give ml a chance to be the standardized profit mantissa and m 2 be the standardized divisor mantissa, and after that q , the mantissa remainder, can be processed as:

$$
\begin{equation*}
q=\frac{m_{1}}{m_{2}}=\frac{m_{1}}{a_{1}+a_{2}}=m_{1} \times\left(a_{1}+a_{2}\right)^{-1} \tag{1}
\end{equation*}
$$

Here, the divisor mantissa m 2 is divided into two sections as a1 (with $\mathrm{W}+1$-bit), and a2 (every residual bit) as underneath.

$$
m_{2} \rightarrow \overbrace{1 \cdot \underbrace{x x x x x x x x}_{W}}^{a_{1}} \overbrace{x x \ldots \ldots \ldots . . x x x x x x x}
$$

By using Taylor Series expansion,

$$
\begin{equation*}
\left(a_{1}+a_{2}\right)^{-1}=a_{1}^{-1}-a_{1}^{-2} a_{2}+a_{1}^{-3} a_{2}^{2}-a_{1}^{-4} a_{2}^{3}+\cdots \tag{2}
\end{equation*}
$$

The above condition can be assessed by utilizing just multipliers, adders and subtractors, gave that the estimation of $a_{1}{ }^{-1}$ is accessible. The pre-

International Journal of Research
processed estimation of $\mathrm{a}_{1}{ }^{-1}$ can be gotten to from a pre-accumulated up table to play out the whole calculation; which is effectively feasible in equipment execution. The pre-registered estimation of $\mathrm{a}_{1}{ }^{-1}$ goes about as an underlying guess for $\mathrm{m}_{1}^{-2}$, which additionally enhanced with residual calculation in (2). Here, the size W (bit width) of al (here, the shrouded " 1 " bit put in a1 isn't checked, as it stays as steady an incentive in the standardized configuration) decides the span of memory (for look-into table to store $\mathrm{a}_{1}{ }^{-1}$ ) and the quantity of terms from the arrangement development, to play out the calculation for a given precision. The quantity of terms ( N ) (with a given W ) for a given precision prerequisite ( $2-\mathrm{P}$ ) can be dictated by following imbalance:

$$
\begin{align*}
\left|E_{N}\right| & =\left|a_{1}^{(N+1)} a_{2}^{N}\left(1-a_{1}^{-1} a_{2}+a_{1}^{-2} a_{2}^{2}-a_{1}^{-3} a_{2}^{3}-\ldots\right)\right| \\
& =\left|\frac{a_{1}^{(N+1)} a_{2}^{N}}{1+a_{1}^{-1} a_{2}}\right| \leq 2^{-P} \tag{3}
\end{align*}
$$

Where, EN is error caused by all the disregarded terms in (2). For greatest error, numerator of (3) ought to be most extreme with the base an incentive for numerator. Thus, for most skeptical estimation (for least denominator, let $\left(1+a_{1}{ }^{-1} a_{2}\right) \approx 1$, and for maximum numerator let $\mathrm{a}_{1}^{-1}=1$ ),

$$
\begin{equation*}
\left|E_{N}\right|=\left|a_{2}^{N}\right| \leq 2^{-P} \tag{4}
\end{equation*}
$$

Hence, it can be seen that for a given precision prerequisite, increment in W would decrease the required number of terms N and bad habit verse. Here, the estimation of W decides the measure of memory (to store the pre-figured $\mathrm{a}_{1}{ }^{-1}$ ), and N decides the measure of other equipment (multipliers, adders, subtractors). For twofold precision necessity ( $\mathrm{P}=53$ ), a minor departure from estimation of W and required number of terms ( N ) is appeared in Table-I.

TABLE I
LOOK-UP TABLE ADDRESS SPACE AND REQUIRED NUMBERS OF TERMS (N), FOR A GIVEN W, NEEDED FOR DOUBLE PRECISION ACCURACY

| $W$ | N | Max Absolute Error |  | Look-up Table <br> Address Space |
| :--- | :--- | :--- | ---: | :--- |
| 6 | 9 | $a_{2 \max }^{9}$ | $5.551 E-17$ | $2^{6}$ |
| 8 | 7 | $a_{2 \text { max }}^{3}$ | $1.387 E-17$ | $2^{8}$ |
| 10 | 6 | $a_{2 \max }^{6}$ | $8.673 E-19$ | $2^{10}$ |
| 12 | 5 | $a_{2 \text { max }}^{3}$ | $8.673 E-19$ | $2^{12}$ |

For a decent harmony amongst W and N , bit width of $\mathrm{W}=8$ for al is chosen, which requires 7 terms (up to $\mathrm{a}_{1}{ }^{-7} \mathrm{a}_{2}{ }^{6}$ ) for twofold precision. Thus, it needs 3 terms (up to $\mathrm{a}_{1}{ }^{-3} \mathrm{a}_{2}{ }^{2}$ ) for single precision necessity with $\mathrm{W}=8$. The particular remainder condition for twofold and single precision are as per the following: For twofold precision:

$$
\begin{align*}
q & =m_{1} \times\left[a_{1}^{-1}-a_{1}^{-2} a_{2}+a_{1}^{-3} a_{2}^{2}-\ldots+a_{1}^{-7} a_{2}^{6}\right] \\
& =m_{1} a_{1}^{-1}-m_{1} a_{1}^{-1}\left(a_{1}^{-1} a_{2}-a_{1}^{-2} a_{2}^{2}\right)\left(1+a_{1}^{-2} a_{2}^{2}+a_{1}^{-4} a_{2}^{4}\right) \tag{5}
\end{align*}
$$

For single precision:

$$
\begin{align*}
q & =m_{1} \times\left[a_{1}^{-1}-a_{1}^{-2} a_{2}+a_{1}^{-3} a_{2}^{2}\right] \\
& =m_{1} a_{1}^{-1}-m_{1} a_{1}^{-1}\left(a_{1}^{-1} a_{2}-a_{1}^{-2} a_{2}^{2}\right) \tag{6}
\end{align*}
$$

Here, it can be effortlessly observed that the (6) resembles a subset of (5). Along these lines, both can have the same computational stream. Likewise, (5) and (6) are encircled in such way, so that, the (5) goes about as a super-arrangement of the two conditions as takes after:

$$
\begin{equation*}
q=\underbrace{\overbrace{m_{1} a_{1}^{-1}-m_{1} a_{1}^{-1}\left(a_{1}^{-1} a_{2}-a_{1}^{-2} a_{2}^{2}\right)}^{S P}\left(1+a_{1}^{-2} a_{2}^{2}+a_{1}^{-4} a_{2}^{4}\right)}_{D P} \tag{7}
\end{equation*}
$$

This fascinating element of (7) shapes the premise of sharing equipment assets to proficiently display the double mode design for mantissa division calculation, which is fit for preparing either a DP mantissa or two SP mantissa divisions.

The span of look-into table to store $\mathrm{a} 1-1$ is taken as $2^{8} \times 53(13.5 \mathrm{~KB})$ for DP and $2^{8} \times 24(6 \mathrm{~KB})$ for SP , which gives adequate precision to outstanding calculations of DP and SP. To register every one of the terms of (7) for double mode working, a double mode multiplier of size $54 \times 54$ with double $24 \times 24$ help is

International Journal of Research
composed, which is utilized iteratively for whole calculation of (7). The full mantissa width increase is utilized (for DP and also double SPs) for all the calculation, which helps in safeguarding the precision of the considerable number of terms [2], [9].

Subsequently, utilizing arrangement extension technique, the mantissa division required after advances:

- Partition divisor mantissa (m2) in two sections, a1 and a2.
- Store the pre-registered estimation of $\mathrm{a}_{1}{ }^{-1}$ in look-into table.
- Based on required precision, decide the quantity of arrangement development terms to process.
- Compute for mantissa remainder utilizing the estimation of $a_{1}{ }^{-1}, a_{2}$ and $m_{1}$ in settled articulation.


## III. PROPOSED DPDSP DIVISION ARCHITECTURE (WITH 1-STAGE MULTIPLIER)

The proposed architecture is shown in Fig. 1. It is composed of three pipelined stages. The subtle elements of each stage engineering are talked about beneath in following subsections one-by-one. Two 64bit operands, one profit (in1) and another divisor (in2) are the essential contributions alongside the modecontrol flag dp_sp (twofold precision or double single precision). Both of the info operands either contains DP operands (as whole 64-bit combine) or two parallel SP operands (as two arrangements of 32-bit match), as appeared in Fig. 2.


Fig. 1: DPdSP Division Architecture.


Fig. 2: DPdSP Input Output Format.

## A. First-Stage Architecture

First organize contained stages 2 and 3 of Algorithm 1, which incorporates the fundamental preparing for information extraction, excellent case taking care of, and sub-ordinary handling. It likewise incorporates the piece of mantissa division unit, the pre-bringing of beginning estimate of divisor mantissa opposite from look-into table. The information extraction calculation is appeared in Fig. 3.

International Journal of Research

|  |  |  |
| :---: | :---: | :---: |
| 801_82in(3)31 |  | depersencer |
|  |  |  |
|  |  |  |
|  |  |  |
|  |  |  |

Fig. 3: DPdSP Division: Data Extraction.

These take the essential operands and concentrate the signs $\left(\mathrm{sp}_{1 \_} \mathrm{s}_{1}, \mathrm{sp}_{1 \_} \mathrm{s}_{2}, \mathrm{sp}_{2_{2}} \mathrm{~s}_{1}, \mathrm{sp}_{2_{-}} \mathrm{s}_{2}\right.$, dp_s $\mathrm{s}_{1}$ and $\mathrm{dp}_{-} \mathrm{s}_{2}$ ), types ( $\mathrm{sp}_{1_{-}} \mathrm{e}_{1}, \mathrm{sp}_{1_{-}} \mathrm{e}_{2}, \mathrm{sp}_{2} \_\mathrm{e}_{1}, \mathrm{sp}_{2} \_\mathrm{e}_{2}$, $d p_{-} e_{1}$ and $\left.d p \_e_{2}\right)$ and mantissas ( $\mathrm{sp}_{1 \_} \mathrm{m}_{1}, \mathrm{sp}_{1 \_} \mathrm{m}_{2}$, $\mathrm{sp}_{2} \mathrm{~m}_{1}, \mathrm{sp}_{2} \mathrm{~m}_{2}, \mathrm{dp}_{-} \mathrm{m}_{1}$ and $\mathrm{dp} \mathrm{m}_{2}$ ) segments for twofold precision and both single precision, in view of their standard configurations as appeared in Fig. 2.

The information/yield encoding depends on the IEEE standard binary arrangement [20]. The subtypical (_sn) taking care of and extraordinary checks calculations are appeared in Fig. 4. As the 8 MSB of DP example cover with SP-2 type,

| DP Exponent |  |  |
| :---: | :---: | :---: |
| $\underbrace{x x x x x x x x} \quad x x x$ |  |  |
| SubNormal Checks: <br> sp1_sn1=~\|in1[30:23] <br> sp1_sn2=-\|in2[30:23] <br> $\mathrm{sp1}$ _sn = sp1_sn1 \& sp1_sn2 | $\begin{aligned} & \text { sp2_sn1=-lin1[62:55] } \\ & \text { sp2_sn2 }=-\operatorname{lin} 2[62: 55] \\ & \text { sp2_sn }=\text { sp1_sp1 \& sp2_sn2 } \end{aligned}$ | dp_sn1=~\|in1[56.52] \& sp2_sn1 <br> dp_sn2=-\|in2[56:52] \& sp2_sn2 <br> dp_sn = dp_sn1 \& dp_sn2 |
| Exceptional Checks: INFINITY: <br> sp1_inf1-\&in1[30:23], sp2_in sp2_inf2=\&in2[30:23], sp2_in NaN : <br> sp1_NaN1-\&in1[30:22], sp2 sp2_NaN2=8in2[30:22], sp2_ ZERO: sp1_z=~\|in1[30:0], sp DIV-BY-ZERO: sp1_dbz=~|in2[30 | $-\sin 1[62: 55], \quad d p \_i n f 1-(\sin 1[5$ $=8 \mathrm{in} 2[62: 55]$. dp_ int2 $=(\sin 2[5$ <br> aN1 $=8 \operatorname{in} 1[62: 54]$. $\quad$ dp_NaN1aN2=8in2(62:54], dp_NaN2=( z--in1[62:32]. dp_z-(sp1_z :0], sp2_dbz=~in2[62:32]. | \& sp2_inf1) <br> \& sp2_inf2) <br> 55:51] \& sp2_NaN1) <br> 55:51] \& sp2_NaN2) <br> _z \& ~in1[31] <br> $z-\left(s p 1 \_d b z \& s p 2 \_d b z \& \sim \ln 2[31\right.$ |

Fig. 4: DPdSP Division: Sub-Normal and Exceptional Handling.

The checks for sub-typical, endlessness and NaN (Not-A-Number) have been shared among SP-2 and DP, as appeared in Fig. 4. It likewise performs checks for partition by-zero (_dbz) and zero (_z), and have been shared among DP and both SPs. After information extraction and excellent checks, a bound together arrangement of mantissa (M1 and M2) is produced utilizing two MUXes (as appeared in Fig. 1). In view of the method of operation, these contain the mantissa either for DP or for both SPs. This unification of mantissas helps in planning a tuned datapath handling for later stage calculation, which brings about proficient asset sharing.


Fig. 5: DPdSP Division: Dual-Mode LOD.
The following two units, the main oneindicator (LOD) and dynamic left shifter, in this stage perform sub-ordinary handling. They bring the subordinary mantissa (assuming any) into the standardized arrangement. Initially it registers the measure of leftmove utilizing double mode LOD and after that moves the mantissa with the double mode dynamic left shifter. The relating left moving sum is additionally balanced in the type. The design for double mode LOD is appeared in Fig 5.

The double mode LOD is composed in a various leveled mold, utilizing an essential building square of $2: 1$ LOD which comprises of an AND, an OR, and a NOT gates. The last 64:6 LOD unit comprises of two 32:5 LOD units, which work separately for SPs (on each 32-bit parts of information mantissa), and their yield blend gives the left-moving add up to DP mantissa. The whole assets in double mode LOD unit are shared among DP and SPs handling, and it costs no overhead contrasted with just DP LOD.

The brought together mantissas (M1 and M2) are then sustained in to the double mode dynamic left shifter alongside the comparing left-moving sum from LOD units (as appeared in Fig. 1).

If there should be an occurrence of DP mode handling, the SPs left-move sums are set to zero, generally, the DP left move sums are set to zero. The

International Journal of Research
design for double mode dynamic left shifter is appeared in Fig. 6.


Fig. 6: DPdSP Division: Dual-Mode Dynamic Left Shifter.

It is a 6-arrange barrel shifter unit, in which initially organize is a solitary mode unit, and the 5 remaining stages are dualmode units. The principal organize unit is a straightforward left-move barrel shifter which performs moving just in twofold precision mode, in light of the MSB of DP move bits. The double mode organize is introduced in bland shape in Fig. 6, and it can be reached out for any size double mode plan. It works either for DP or for double SP dynamic left moving. A double mode arrange contains two multiplexers for each 32-bit pieces, which move their information sources in view of the comparing moving bits (both of DP or both SPs). The moving sum for a given double mode arrange is given by $\mathrm{y}=2 \mathrm{x}$, where " $x$ " is the moving bit position for that stage. The double mode organize likewise contains a multiplexer which chooses between 32-bit MSB moving yield or their blend with essential 64-bit contribution to the stage, in view of the genuine $\mathrm{dp}_{\mathrm{s}} \mathrm{sp}$ and relating moving bit of DP left move. But this multiplexer, the double mode stages carries on like two separate 32-bit barrel shifter, which are developed to help double mode left moving operation.

After left moving, mantissas shows up into standardized frame m 1 and m 2 , as appeared in Fig. 1. In the following unit in this phase of division engineering, the 8 -bit (after decimal point position)

MSB part(a1) of standardized divisor mantissas (m2) are utilized to get the pre-figured beginning estimate of their opposite, as talked about in the Section II. It is appeared in the principal organize some portion of Fig. 7. Two look-into tables are utilized here. One is shared for DP and SP-2 introductory guess with size of $28 \times 53$ ( 13.5 KB ), which goes about as $2^{8} \times 53$ for DP and $2^{8} \times 24$ for SP-2. Other look-into table with size of $2^{8} \times$ $24(6 \mathrm{~KB})$ works for SP-1 as it were. In this way, it requires a sum of $\left(2^{8} \times(53+24)\right) 19.7 \mathrm{~KB}$ memory to store introductory approximations of $a_{1}-1$.


Fig. 7: DPdSP Dual Mode Mantissa Division Architecture

## B. Second-Stage Architecture

The second stage engineering performs center operation of division design. It figures on the center sign, type and mantissa handling of FP division number-crunching and the calculation identified with right move sum, which all compare to the means 4 and 5 of Algorithm 1. The calculations identified with the sign, example and right move sum preparing are appeared in Fig. 8.

International Journal of Research

```
Sign:
sp1_s = sp1_s1 ^ sp1_s2
dp_s = sp2_s = sp2_s1 ^ sp2_s2
Exponent:
sp1_e = 7'h7F + (sp1_e1 - sp1_ls1) - (sp1_e2 - sp1_|s2)
sp2_e = 7'h7F + (sp2_e1 - sp2_ls1) - (sp2_e2 - sp2_|s2)
dp_e = 10'h3FF + (dp_e1 - dp_ls1) - (dp_e2 - dp_ls2)
Right-Shift-Amount:
sp1_rs = (sp1_e2 - sp1_ls2) - 7'h7F - (sp1_e1 - sp1_ls1)
sp2_rs = (sp2_e2 - sp2_ls2) - 7'h7F - (sp2_e1 - sp2_ls1)
dp_rs = (dp_e2 - dp_ls2) - 10'h3FF - (dp_e1 - dp_ls1)
```

Fig. 8: DPdSP Division: Sign, Exponent and Right Shift Amount.

The sign calculation is a basic XOR operation among both info operands sign bits. The related example calculation is the distinction of profit (in1) type and divisor (in2) type, with appropriate BIASing and the change of mantissa left move sum (LSA):
$B I A S+\left(E x p_{-} i n_{1}-L S A_{-} i n_{1}\right)-\left(E x p \_i n_{2}-L S A_{-} i n_{2}\right)$
On the off chance that above calculation restores a negative esteem (i.e. at the point when the compelling divisor type ( $\operatorname{Exp}_{-} \mathrm{in}_{2}-\mathrm{LSA}_{-} \mathrm{in}_{2}$ ) is bigger than the successful profit example (Exp_in ${ }_{1}-$ LSA_in $_{1}$ ) while including BIASing), the resultant mantissa division result requires to be moved appropriate by right-move sum (RSA). This will comes about into a subnormal yield.

$$
\begin{aligned}
R S A= & \left(E x p_{-} i n_{2}-L S A_{-} i n_{2}\right)-\left(E x p_{-} i n_{1}-L S A_{-} i n_{1}\right) \\
& - \text { BIAS } \\
& \text { Every one of these calculations is done }
\end{aligned}
$$ independently for DP and both SPs.

The mantissa calculation is the most complex piece of the floating point division number juggling. Here, its related design incorporates the brought together and double mode execution of (7). As appeared in Fig. 7, the underlying backwards estimation of divisor mantissa is brought in first phase of design. The rest of the calculation is worked around a double mode booth multiplier, in an iterative mold. A double mode limited state machine (FSM) is outlined which chooses the powerful contributions for multiplier in each state and which will be talked about soon after the depiction of double mode multiplier design.

## 1) Dual-Mode Radix-4 Modified Booth Multiplier Architecture:

The engineering for the double mode Booth multiplier is appeared in Fig. 9. The engineering depends on the Radix-4 Modified Booth Encoding, which lessens the quantity of incomplete items at most to $(\mathrm{n} 2+1)$ [8]. Here, it is a 54-bit number multiplier (for DP preparing), which is additionally intended to process two parallel arrangements of 24-bit unsigned operands (for two SPs handling) duplication. Truth be told it can process two parallel arrangements of 26-bit unsigned operand increase, utilizing whole 14 incomplete results of PP1 for first set and whole PP2 for second set operand, without ruining each other. Be that as it may, here it is exhibited for current prerequisite as it were.


Fig. 9: Dual-Mode Modified Booth Multiplier Architecture.

The exhibited double mode Booth engineering has three info operands (two multiplicands and a multiplier). An arrangement of two information sources (in1_t1 and in1_t2) frames the multiplicand operands. Here, in1_t1 comprises of either "DP multiplicand operand" or "SP-1 multiplicand operand at the LSB side" and, in1_t2 comprises of either "DP
multiplicand" or "SP-2 multiplicand operand at the MSB side." While, the multiplier input (in2) contains multiplier operands either for DP, or for both SPs with 6-bit zeros in the middle of (see top segment of Fig. 9). Correspondingly, two-arrangements of fractional items (PP1 and PP2) are produced. Incomplete items PP1 are the aftereffect of in1_tl and in2, and PP2 is gotten from in1_t2 and in2. In DP method of operation all the halfway results of PP1 and PP2 all things considered deliver the increase result. Though, in double SP mode, initial 13 fractional results of PP1 (i.e. PP1-SP1, with all MSBs past 25 th-bit are zero) comes about for SP-1 and, the last 13 halfway results of PP2 (i.e. PP2-SP2, with all the LSBs till 30th-bit are zeros) comes about for SP-2, while the fourteenth and fifteenth halfway items will be invalid, containing every one of the zeros. Here, the sources of info in1_t1, in1_t2 and in2 are constructed so that, in double SP mode handling the single precision halfway items (PP1-SP1 and PP2-SP2) and their diminishment don't cover (Fig. 9), and deliver two unmistakable outcomes for SP-1 and SP-2 duplication, separately.

In this way, the sum of every single halfway item will create item for DP operands in DP-mode or for both SPs in dualSP mode. A DADDA-tree of 8 levels is intended to pack all the incomplete items into two operands, which are additionally included utilizing a parallel-prefix Kogge-Stone last adder. The last item contains either DP or double SP comes about as appeared in Fig. 9. In this manner, the few key alteration in the Modified Booth increase stream prompts a novel double mode working. The structure of the fractional item age in displayed double mode Modified Booth multiplier, regarding equipment necessities, is like the contemporary Modified Booth multiplier. In any case, how a similar structure is changed (by incorporation of info operands multiplexing, and fractional item assignments as needs be) for double mode handling, is the curiosity of proposition. Contrasted with the contemporary Modified Booth multiplier, the proposed double mode Modified Booth multiplier requires just three 2:1 MUXs as an area overhead, which are required for the info operands multiplexing.

## 2) Dual-Mode Iterative Mantissa Division Architecture:

The mantissa division is planned in an iterative design to have an area proficient engineering. The engineering depends on the bound together execution of (7), which can process either a DP mantissa division or two parallel SPs mantissa divisions, with help of above examined double mode changed Booth multiplier. Condition (7) is recorded underneath for a simple reference

$$
\overbrace{\underbrace{\overbrace{1} a_{1}^{-1}-m_{1} a_{1}^{-1}\left\{\left(a_{1}^{-1} a_{2}-a_{1}^{-2} a_{2}^{2}\right)\right.}_{\text {Single Precision }} \times\left(1+a_{1}^{-2} a_{2}^{2}+a_{1}^{-4} a_{2}^{4}\right)\}}^{\text {Double Precision }}
$$

Here, ml is the standardized profit mantissa; and m 2 is the standardized divisor mantissa, where m 2 is divided into al (initial 8-bit ideal to the decimal point) and a2 (every outstanding bit ideal to the a1).

$$
m_{2} \rightarrow \overbrace{1 \cdot \underbrace{x x x x x x x x}_{8-b i t}}^{a_{1}} \overbrace{\frac{1 x x x x x x \ldots \ldots \ldots \ldots x x x x x x}{a_{1}}}^{\overbrace{D P: 44-b i t, \quad{ }_{S P}: 15-b i t}^{a_{2}}}
$$

Both, m 1 and m 2 , are showing up in the standardized arrangement from first-organize handling, and they contain either DP mantissas (dp_m $\mathrm{m}_{1}[52: 0]$ and $\left.\mathrm{dp}_{-} \mathrm{m}_{2}[52: 0]\right)$ or both SPs mantissas $\left(\mathrm{sp}_{1} \mathrm{~m}_{1}[23:\right.$ $0], \mathrm{sp}_{1 \_} \mathrm{m}_{2}[23: 0], \mathrm{sp}_{2} \_\mathrm{m}_{1}[23: 0]$ and $\left.\mathrm{sp}_{2} \mathrm{~m}_{2}[23: 0]\right)$, as appeared in Fig. 7. Here, for the simplicity of understanding the later portrayal, different blends of terms in above bound together condition are recorded as takes after:

$$
\begin{align*}
A & =m_{1} a_{1}^{-1}, \quad B=a_{1}^{-1} a_{2}, \quad C=a_{1}^{-2} a_{2}^{2}, \quad D=a_{1}^{-4} a_{2}^{4} \\
E & =a_{1}^{-1} a_{2}-a_{1}^{-2} a_{2}^{2}, \quad F=1+a_{1}^{-2} a_{2}^{2}+a_{1}^{-4} a_{2}^{4}, \\
G & =E F \\
H_{D P} & =A G, \quad H_{S P}=A E, \quad I=A-H \tag{8}
\end{align*}
$$

In this manner, from above arrangement of truncations, for SPs calculation, it just requires to skirt the calculation of D, F, G and HD P from DP stream. The usage is accomplished by planning a FSM, which comprises of 9 states (S0 to S8). In each territory of FSM, inputs (in1_t1, in1_t2 and in2) for double mode changed booth multiplier are resolved, and its yield is relegated to the assigned terms. It is appeared underneath in (9).

$$
\begin{align*}
& S_{0}: i n_{1-} t_{1}=d p_{-} s p ?\left\{1^{\prime} b 0, d p_{-} m_{1}\right\}:\left\{30^{\prime} b 0, s p_{1-} m_{1}\right\} \\
& i n_{1_{-}} t_{2}=d p_{-} s p \text { ? }\left\{1^{\prime} b 0, d p_{-} m_{1}\right\}:\left\{s p_{2_{-}} m_{1}, 30^{\prime} b 0\right\} \\
& i n_{2}=d p_{-} s p ?\left\{1^{\prime} b 0, d p_{-} m_{2 \_} a_{1}^{-1}\right\} \\
& :\left\{s p_{2 \_} m_{2 \_} a_{1}^{-1}[52: 29], 6^{\prime} b 0, s p_{1-} m_{2 \_} a_{1}^{-1}\right\} \\
& S_{1}: i n_{1-} t_{1}=d p_{-} s p ?\left\{10^{\prime} b 0, d p_{-} m_{2 \_} a_{2}\right\} \\
& :\left\{30^{\prime} b 0,9^{\prime} b 0, s p_{1 \_} m_{2 \_} a_{2}\right\} \\
& i n_{1-} t_{2}=d p_{-} s p ?\left\{10^{\prime} b 0, d p_{-} m_{2 \_} a_{2}\right\} \\
& \text { : }\left\{9^{\prime} b 0, s p_{2 \_} m_{2 \_} a_{2}, 30^{\prime} b 0\right\} \\
& i n_{2}=d p_{-} s p ?\left\{1^{\prime} b 0, d p_{-} m_{2 \_} a_{1}^{-1}\right\} \\
& :\left\{s p_{2 \_} m_{2 \_} a_{1}^{-1}[52: 29], 6^{\prime} b 0, s p_{1 \_} m_{2 \_} a_{1}^{-1}\right\} \\
& A[63: 0]=d p_{-} s p \text { ? dp_mult }[105: 42] \\
& \text { : }\left\{s p_{2 \_} \text {mult }[47: 16], s p_{1-} \text { mult }[47: 16]\right\} \\
& S_{2}: \text { in }_{1_{-}} t_{1}=d p_{-} s p \text { ? dp_mult }[96: 43] \\
& \text { : \{30'b0, sp1_mult[38:15]\} } \\
& i n_{1-} t_{2}=d p_{-} s p \text { ? dp_mult }[96: 43] \\
& \text { : \{sp2_mult[38:15], 30'b0\} } \\
& i n_{2}=d p_{-} s p ? d p_{-} \text {mult }[96: 43] \\
& :\left\{s p_{2} \text { mult }[38: 15], 6^{\prime} b 0, s p l_{1 \_} m u l t[38: 15]\right\} \\
& B[63: 0]=d p_{-} s p \text { ? } d p_{-} \text {mult }[96: 43] \\
& \text { : }\left\{s p_{2 \_} \text {mult }[38: 12], \text { sp } p_{-} \text {mult }[38: 12]\right\} \\
& S_{3}: i n_{1-} t_{1}=i n_{1-} t_{2}=i n_{2}=d p_{-} \text {mult }[107: 54] \text {, } \\
& C_{D P}=d p_{-} \text {mult } \\
& C=d p_{-} s p ?\left\{8^{\prime} b 0, d p_{-} m u l t[107: 62]\right\} \\
& :\left\{8^{\prime} b 0, \text { sp2_mult }[47: 29], 8^{\prime} b 0, s p_{1 \_} \text {mult }[47: 29]\right\} \\
& E=B-C \\
& S_{4}: i n_{1-} t_{1}=i n_{1 \_} t_{2}=i n_{2}=0 \text {, } \\
& D_{D P}=d p_{-} \text {mult }[107: 87] \\
& F_{D P}[53: 0]=\left\{1^{\prime} b 1,16^{\prime} b 0, C_{D P}[107: 71]\right\} \\
& +\left\{33^{\prime} b 0, D_{D P}\right\} \\
& S_{5}: i n_{1-} t_{1}=i n_{1-} t_{2}=E \quad i n_{2}=F_{D P} \\
& S_{6}: \text { in }_{2}=A, \quad G=d p_{-} m u l t[107: 54] \\
& i n_{1-} t_{1}=d p_{-} s p ? G:\left\{30^{\prime} b 0, E[26: 3]\right\} \\
& i n_{1-} t_{2}=d p_{-} s p ? G:\left\{E[26: 3], 30^{\prime} b 0\right\} \\
& S_{7}: i n_{1_{-}} t_{1}=i n_{1_{-}} t_{2}=i n_{2}=0 \text {, } \\
& A G=\left\{7^{\prime} b 0, d p_{-} \text {mult }[107: 51]\right\} \\
& A E=\left\{8^{\prime} b 0, s p_{2 \_} \text {mult }[47: 24], 8^{\prime} b 0, s p_{1 \_} \text {mult }[47: 24]\right\} \\
& H=d p \_s p \text { ? } A G: A E \\
& S_{8}: I=A-H, \quad i n_{1-} t_{1}=i n_{1-} t_{2}=i n_{2}=0 \tag{9}
\end{align*}
$$

The limited state machine (FSM) is appeared in Fig. 10. For DP preparing it experiences every one of the states, though for double SP it skips states S4 and S 5 which perform just DP related calculations. The determination of bits for a term depends on the position of decimal point and preparing mode. For the most part, for DP mode, the augmentations are done in 54bit (adequate for its precision prerequisite) and include/sub are performed in 64-bit (to save precision), though, for dual SPs, the increases are done in 24-bit and include/sub are performed in 32-bit.


Fig. 10: DPdSP Dual-Mode Iterative Mantissa Division FSM

In state S0 of FSM, the profit mantissas are connected to in1_t1 and in1_t2 and, a1-1 is connected at in2, either for DP or both SPs. This creates $\mathrm{A}=$ $\mathrm{m}_{1} \mathrm{a}_{1}{ }^{-1}$ in the following state. In state S1, a2 is connected at $\mathrm{in}_{1 \_} \mathrm{t} 1$ and $\mathrm{in}_{1} \mathrm{t} 2$, either for DP or both SPs, and in2 stays with a1-1. This produces $B=a_{1}{ }^{-1} a_{2}$ in the following state. The state S 2 applies past increase yield $\left(B=a_{1}{ }^{-1} a_{2}\right)$ to all the multiplier contributions to wanted organization, in light of the method of operation, which produces $C=a_{1}{ }^{-2} a_{2}{ }^{2}$ in the following state. Further, the CD P, the DP type of C, is connected to all contributions, in the state S 3 , as the relating yield is implied just for DP preparing, which produces DD $\mathrm{P}=\mathrm{a}_{1}{ }^{-4} \mathrm{a}_{2}^{4}$ in the following state. State S 3 additionally forms the term $\mathrm{E}=\mathrm{B}-\mathrm{C}$. All contributions of multiplier are set to zero in state S4, and this state forms the term FD P. The state S 5 applies E, in DP organize, at in1_t1 and in1_t2 and, FD P at in2, and this produces $G$ in the following state. The following state S 6 applies either G or " E in SP organize just" at the multiplicand inputs in1_t1 and in1_t2 and, An at the multiplier input in2, which produces AG or $A E$ in the following state. In state $S 7$, in view of the method of operation, the term H will be both of AG or AE. Lastly, the last term $\mathrm{I}=\mathrm{A}-\mathrm{H}$ is registered in state S8, with the declared done flag. The term I contains the mantissa remainder either for DP (overall) or for two SPs (in each 32-bit parcel).

The mantissa division FSM requires 9 cycles for DP-mode preparing and 7-cycles for double SPs handling. Contrasted with the main DP mantissa division FSM (as examined in Section V), the DPdSP

International Journal of Research
mantissa division FSM requires 14 54-bit 2:1 MUXs as an overhead.

## C. Third-Stage Architecture

The third phase of the FP division engineering relates to the calculations of stages 6,7 and 8 of the Algorithm 1. In this stage, for the instance of example undercurrent (if profit type is littler than the divisor type), mantissa division remainder is first process for the dynamic right moving. This is trailed by the double mode adjusting of the remainder mantissa, and after that it experiences standardization and uncommon case handling.

## 1) Dual-Mode Dynamic Right Shifting:

The design for double mode dynamic right shifter is appeared in Fig. 11. The right-move sum (Fig. 8) and mantissa remainder goes about as essential contributions to the double mode dynamic right shifter. Like the double mode dynamic left shifter engineering, this unit has 6-organizes, the main stage is single-mode for DP handling just, and 5 remaining stages are double mode in nature. The non specific engineering for double mode organize is appeared in Fig. 11. The best two MUXs work for each SP mantissa remainder dynamic right moving, which are consolidated by the third MUX to deliver the DP mantissa dynamic right moving.


Fig. 11: DPdSP Dual-Mode Dynamic Right Shifter.

## 2) Dual-Mode Rounding:

The proposed double mode engineering is composed with steadfast adjusting, utilizing round-toclosest strategy. It is involved two stages, first the unitfinally put (ULP) calculation and afterward ULP expansion with remainder mantissa. ULP calculation depends on the adjusting position bit, Guard-bit, Round-bit and Stickybit. The adjusting position is dictated by the MSB of the remainder mantissa. Watch and Round bits are by the adjusting position bit at LSB side, while all the rest of the LSB bits of mantissa remainder create the Sticky-bit.

The ULP-calculation is done independently for DP and both SPs remainders, and each of them requires few logic-gates for this reason, as appeared in Fig. 12. Though, the ULP-expansion with remainder mantissa is shared among DP and both SPs. As, mantissa remainder contains either DP or double SPs remainders, its ULP-expansion is shared as appeared in Fig. 12.

It is finished utilizing two 32-bit incrementer, which independently acts like a SP ULPadder, be that as it may, their blend (by spreading carry) likewise performs for DP ULP-expansion. Consequently, the double mode adjusting requires few logic-gates (for SPs ULP-calculation) and two 1-bit 2:1 MUXs (for ULP-expansion) as an overhead finished singlemode DP adjusting.


Fig.12: DPdSP Dual-Mode Rounding.

International Journal of Research
Available at https://edupediapublications.org/journals

The right adjusting in multiplicative based division strategies requires the calculation of leftover portion to create the Sticky-bit [2], [9]. The rest of requires one more augmentation and a subtraction, which would require two more states in the FSM with 1 -arrange multiplier, and 3 more states in FSM with 2organize multiplier. These can be incorporated in light of the necessity. Likewise, like the round-to-closest adjusting strategy, different techniques can likewise be incorporated in light of the necessity. As, the ULP calculation can't be shared among DP and SPs and it requires little logical calculation, it is introduced for round-to-closest strategy, which is most generally utilized.

## 3) Final Processing:

The adjusted mantissa remainder is additionally standardized independently for DP and both SPs, if there should be an occurrence of any mantissa flood because of adjusting ULP-option. It requires 1-bit right move for flood. What's more, correspondingly, due to the ULP-expansion flood, the examples are augmented by one likewise for DP and both SPs, independently. Further to this, every type and mantissa is refreshed for extraordinary cases endlessness, partition by-zero, NaN, alongside flood taking care of (as appeared in Algorithm 2), and the yield sub-current cases deliver the processed subnormal yields, which all needs isolate units for DP and both SPs.

At long last, the figured signs, examples and mantissas for twofold precision and both single precision are multiplexed utilizing a 64-bit 2:1 MUX to create the last 64 -bit yield floating point remainder result, which either contains the DP remainder or two SPs remainders. A concise summary of additional asset overhead of proposed DPdSP division engineering over just DP division (DP division is introduced in Section V ) is appeared in Table II.

```
Algorithm 2 Exceptional Case Processing at Output
    1: (IN1 (Dividend), IN2 (Divisor));
    2: if \(\operatorname{IN} 1=\mathrm{NaN}\) or \(\mathrm{IN} 2=\mathrm{NaN}\) or \(\mathrm{IN} 1=\mathrm{IN} 2=\mathrm{INFINITY}\) or
        IN1=IN2=ZERO then
    3: \(\quad \mathrm{IN} 1 / \mathrm{IN} 2 \leftarrow \mathrm{NaN}\)
    4: else if (IN2 = INFINITY \& IN1 != INFINITY/NaN) or
        IN1 = ZERO then
    5: \(\quad\) IN1/IN2 \(\leftarrow\) ZERO
    6: else if (IN1 = INFINITY \& IN2 != INFINITY/NaN)
        or (IN2 \(=\) ZERO \(\rightarrow\) DIV-BY-ZERO) or (Output OVER-
        FLOW) then
        IN1/IN2 \(\leftarrow\) INFINITY
    else if For Normal or Underflow Case then
        IN1/IN2 \(\leftarrow\) Computed Results
```

TABLE II
RESOURCE OVERHEAD IN DPdSP OVER DP ONLY DIVISION

| DPdSP Sub-Components | Extra resource over DP only |
| :--- | :--- |
| SubNormal \& Exceptional <br> case handler | For one SP computations |
| LOD for SubNormal Pro-- <br> cessing | Two 64-bit 2:1 MUXs to generate unified mantissa, <br> but no overhead in LOD component |
| Dynamic Left/Right Shifter | Minor overhead |
| Sign, Exponent and Right- <br> Shift-Amount | Overhead of both SPs computations |
| Mantissa Division | One 256x24 Look-up table for SP-1, and 14 64-bit <br> $2: 1 ~ M U X s ~ i n ~ F S M ~$ |
| Rounding | ULP-computation of both SP's |
| Normalization \& Final Pro- <br> cessing | Processing of both SP's \& one 64-bit 2:1 MUX |

## IV. PROPOSED DPDSP DIVISION ARCHITECTURE (WITH 2-STAGE MULTIPLIER)

This engineering is expected to enhance the speed of the past engineering alongside to exhibit the exchange offs among different plan measurements between two design. This additionally demonstrates to, proper methodologies to utilize different stage multiplier for the present reason. This engineering utilizes a two-organize double mode multiplier for mantissa division calculation, and to deal with the basic way, all phases of past design are apportioned into two pipelined arranges as talked about beneath.

The main phase of past engineering is part into two phases by embeddings a pipeline enroll in the double mode dynamic left shifter unit (after its fourth stage). In the second phase of past design, the sign, example and right move sum related handling are as yet compacted in a solitary stage because of littler delay of these calculations, though, in the mantissa division part, the double mode Modified Booth

International Journal of Research
Available at https://edupediapublications.org/journals
multiplier is pipelined in 2 phases. A pipeline enroll is embedded after the sixth level of DADDA-tree in the multiplier design. Further, a pipelined enroll is embedded after the double mode adjusting preparing in the third phase of past engineering. After inclusion of these pipeline registers, it turns into a 6-arrange engineering. All preparing in the 6-organize engineering continues as before, aside from the mantissa division FSM handling.

The mantissa division FSM is overhauled for this case and is appeared in Fig. 13. Rather than a customary FSM introduction, here it is displayed over the past FSM (Fig. 10), to demonstrate an unmistakable distinction among both and for better understanding. It comprises of 14 -states. For DP handling it experiences every one of the states, and for double SP preparing it skips 4 states. Contrast with the past FSM (with 1organize multiplier), a NOP state is embedded, at whatever point, the yield of the multiplier turns into a contribution to next state calculation, similar to the inclusion of states S2_T, S3_T, S5_T and S6_T with all contributions of the multiplier affirmed to zero in these states. While, when contribution to next state does not relies upon the multiplier yield, the consistent data sources are given in a pipelined mold, similar to the addition of state S1_T. But the exchange of 1) the task of term A from state S 1 (in past FSM) to state S1_T (in new FSM) and 2) exchange of the multiplier input assignments from state S 2 (in past FSM) to S1_T (in new FSM), the preparing in the states $\mathrm{S} 0, \mathrm{~S} 1, \mathrm{~S} 2$, S3, S4, S5, S6, S7 and S8 are the same as talked about in (9).


Fig. 13: DPdSP Dual-Mode Iterative Mantissa FSM with 2-Stage Multiplier

## V. DP DIVISION IMPLEMENTATION

In light of a comparative computational stream, models for just twofold precision division is additionally executed with the end goal of examination. The two structures, with 1-organize multiplier and 2arrange multiplier is built individually. In this, every one of the calculations are done just for the twofold precision related preparing and can be effortlessly looked for from the above depictions of DPdSP models. All the sub-segments (information extraction unit, sub-ordinary and remarkable checks unit, LOD, Dynamic Left/Right shifter, look-into table for a1-1, mantissa division unit, standardization, adjusting and last updates units) are actualized in their single-mode arrange. A 53-bit single mode Modified Booth multiplier is utilized as a part of its mantissa division unit. The handling in its mantissa division FSM (with 1 -arrange multiplier) is appeared in (10), and the state change would be like the DP stream of Fig. 10. In like manner, it is actualized for FSM with 2-arrange multiplier. Here additionally, there are 9-states in FSM of division with 1 -arrange multiplier engineering, and 14 -states with 2-organize multiplier design, both with no SP handling. All the pipeline enrolls in twofold precision structures are put at the comparative levels as that in DPdSP division designs.

$$
\begin{align*}
& S_{0}: i n_{1}=d p_{-} m_{1}, \quad i n_{2}=d p_{-} m_{2 \_} a_{1}^{-1} \\
& S_{1}: i n_{1}=\left\{9^{\prime} b 0, d p_{-} m_{2 \_} a_{2}\right\}, \quad i n_{2}=d p_{-} m_{2 \_} a_{1}^{-1} \\
& A[63: 0]=d p \_ \text {mult }[105: 42] \\
& S_{2}: \text { in }_{1}=d p_{-} \text {mult }[96: 44], \quad i n_{2}=d p_{-} m u l t[96: 44] \\
& B[63: 0]=\text { dp_mult }[96: 43] \\
& S_{3}: i_{1}=i n_{2}=d p \_m u l t[105: 52], \quad C=d p \_m u l t, \\
& E=B-C \\
& S_{4}: i n_{1}=i n_{2}=0, \quad D=d p_{-} \text {mult }[105: 86] \\
& F[52: 0]=\left\{1^{\prime} b 1,16^{\prime} b 0, C[105: 70]\right\}+\left\{33^{\prime} b 0, D\right\} \\
& S_{5}: i n_{1}=E, \quad i n_{2}=F \\
& S_{6}: i n_{1}=G=d p \_m u l t[105: 52], \quad i n_{2}=A \\
& S_{7}: H=A G=\left\{7^{\prime} b 0, d p \_m u l t[105: 49]\right\}, \quad i n_{1}=i n_{2}=0 \\
& S_{8}: I=A-H, \quad i n_{1}=i n_{2}=0 \tag{10}
\end{align*}
$$

## VI. IMPLEMENTATION RESULTS

The proposed double mode DPdSP iterative division structures, alongside single mode (just) twofold precision models, are blended with UMC 90nm standard cell ASIC library, utilizing Synopsys

International Journal of Research

Design Compiler. The execution points of interest are appeared in Table III.

TABLE III
ASIC IMPLEMENTATION DETAILS @ UMC 90
nm

|  | With 1-Stage Multiplier |  | With 2-Stage Multiplier |  |
| :---: | :---: | :---: | :---: | :---: |
|  | DP | DPdSP | DP | DPdSP |
| Latency (cycle) | 11 | 11/9 ${ }^{\text {p }}$ | 18 | 18/14 ${ }^{\text {F }}$ |
| Throughput (cycle) | 10 | 10/8 ${ }^{\text {f }}$ | 15 | 15/11* |
| Area ( $\mu m^{2}$ ) | 167300 | 199249 | 175802 | 206701 |
| Gate Count ${ }^{1}$ | 55767 | 66416 | 58601 | 68900 |
| Period (ns) | 1.66 | 1.72 | 0.93 | 0.98 |
| Period (FO4) ${ }^{2}$ | 36.89 | 38.22 | 20.67 | 21.78 |
| Power (mW) | 30.67 | 30.9 | 61.87 | 64.21 |

Based on minimum size inverter $\quad{ }^{\text {\# }}$ Cycle Counts for DP/dSP.
${ }^{2}$ Fan-Out-of-4 Delay

The outlines are blended with best achievable planning imperatives, with requirement of max-area set to zero and worldwide working voltage of 1 V . A variety of area as for the day and age limitation, for DPdSP division engineering with 2-organize multiplier, is additionally appeared in Fig 14. The principal point of Fig. 14 relates to the best-timing result, which is displayed in Table III and is utilized for correlation reason. The aggregate dormancy of the designs comprises of pre-FSM cycles, FSM cycles and post-FSM cycles. Likewise, as the proposed designs are iterative in nature, each next info can be connected not long after FSM completes the present preparing. Consequently, the DPdSP division engineering with 1organize multiplier will have an inertness of 11 cycles and throughput of 10 cycles for DP calculation, a dormancy of 9 cycles and throughput of 8 cycles for double SP calculations. Essentially, on the off chance that with 2-organize multiplier, for DP mode latencyand throughput are 18 cycles and 14 cycles, separately, and for double SP mode, these are 15 cycles and 11 cycles, individually.


Fig. 14: Area-Period Variation of DPdSP Division Architecture with 2-Stage Multiplier @ UMC 90 nm.

The DPdSP division engineering with 1organize multiplier requires $\approx 19 \%$ more equipment assets and $\approx 3.6 \%$ more period than just DP division design, though with 2 -arrange multiplier it needs $\approx 17.5 \%$ a bigger number of assets and $\approx 5.3 \%$ more period than just DP design. The Area/Period overhead is ascertained as (DPdSP - DP)/DP.

## A. Functional Verification

The useful check of the proposed double mode DPdSP division engineering is done utilizing 5millions arbitrary experiments for each of the ordinary typical, ordinary subnormal, subnormal-ordinary and subnormal-subnormal operands mix, alongside the other outstanding case confirmation, for both DP and double SP mode. It delivers a greatest of 1-ULP (unit finally put) precision misfortune. It is thought about against the fully IEEE consistent digit-repeat strategy with round-to-closest adjusting technique. The technique utilized for the mantissa division in proposed design can create reliable adjusted outcome [5]. Dependable adjusting result is appropriate for an expansive arrangement of uses. Adjusting strategies in multiplicative-based division techniques (NewtonRaphson, Goldschmidt, Series-Expansion) is itself a key research area, and [2], [21] contains a rich data on various strategies utilized for this. As needs be, the accurately adjusted outcome in proposed engineering can be acquired by preparing one all the more full duplication [2], [9], as examined in Section III-C2.

## B. Related Work and Comparisons

A correlation with earlier craftsmanship on double mode division design is appeared in Table IV. A technological free examination is exhibited regarding Gate-Count for area, FO4-delay for timings, and inertness and throughput as far as clock-cycle checks. Correlation is additionally made in term of a brought together metric, Area $\times$ Period (FO4) $\times \mathrm{T}$ hroughput (in clock - cycle), which ought to be littler for a superior outline.

We have additionally included, in Table IV, the amalgamation consequences of proposed models with "just ordinary" calculation bolster. This is accomplished by evacuating the parts identified with the Step-3 and Step-6 of Algorithm 1. Step-3 compares to the pre-standardization of subnormal operands and it comprises of LOD and Dynamic-Left-Shifter in Fig. 1. While Step-6 compares to post-standardization of any subnormal remainder mantissa and it requires a dynamic right shifter. Along these lines, in this engineering subnormal's are dealt with as zero, both at the info and yield side. These progressions will diminish the inertness of the engineering (with 2 organize multiplier) by two clock cycle, as the first and
third stages stay under single cycle preparing. Be that as it may, in the design with 1 -organize multiplier, the idleness will stays same for "just ordinary" support and "with subnormal" computational help. Further, since the throughput of proposed structures depends of the mantissa division FSM preparing, it stays same for design with "just typical" and "with subnormal" handling support.

In addition, for a reasonable correlation, like [18], we have likewise incorporated the combination aftereffects of our proposed designs and [19] utilizing TSMC 250 nm based Standard cell ASIC library usage; with best achievable planning, limitation of max-area set to zero, and worldwide working voltage of 2.5 V . In [18], Isseven et. al. has proposed an iterative dualmode DPdSP division engineering utilizing Radix-4 SRT division calculation, a digit-repeat strategy, and integrated utilizing TSMC 250 nm library. Their design has a throughput of 29 clock cycles for twofold precision, and 15 clock cycles for single precision. Their engineering is planned just for ordinary help and cannot process sub-typical calculations and extraordinary cases.

TABLE IV
COMPARISON OF DPdSP DIVISION ARCHITECTURE

|  | [18] |  | [19] |  |  | Proposed (with 1-Stage Multiplier) |  |  |  | Proposed (with 2-Stage Multiplier) |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Sublormal | X |  | $\checkmark$ |  |  | $\checkmark$ |  | x |  | $\checkmark$ |  | x |  |
| Tech. | 250nm | 90 mm | 180nm | 250mm | 90nm | 250nm | 90nm | 250 mm | 90nm | 250mm | 90nm | 250mm | 90nm |
| Gaite Count | 212854 | 212854 | 163194 | 167999 | 118085 | 60231 | 66416 | 56041 | 62649 | 60842 | 68900 | 55537 | 60468 |
| Araa (in mm ${ }^{2}$ ) | . | 688562 | 26111098 | 604799 | 35425 | 2168328 | 19924 | 201785 | 18749 | 2190336 | 18406 | 199934 | 206701 |
| Period (FO4) ${ }^{2}$ | 31.4 | 31.4 | 437.5 | 432 | 422.2 | 45.92 | 38.22 | 45.6 | 37.11 | 26.24 | 21.78 | 26.08 | 21.78 |
| Period (in ns) | 3.92 | 1.413 | 39.38 | 54 | 19 | 5.74 | 1.72 | 5.7 | 1.67 | 3.28 | 0.98 | 3.26 | 0.98 |
| Power (mW) |  |  | 135.63 | 317.27 | 11.92 | 331.99 | 30.9 | 332.63 | 33.45 | 664.06 | 64.21 | 587.11 | 54.81 |
| Power(mW) $\times$ Period(ns) | . | . | 5341 | 17132.6 | 226.48 | 1905.62 | 53.15 | 1895.99 | 55.86 | 2178.12 | 62.93 | 1913.98 | 53.71 |
| Throughpu ${ }^{3}$ | $29 / 15$ |  | I/I |  |  | 1018 |  |  |  | 15/11 |  |  |  |
| $\begin{array}{\|l\|} \hline \text { Area } \times \text { Period } \times \\ \text { Throughput }\left(10^{6}\right)^{4} \end{array}$ | 193.82 |  | 71.39 | 72.57 | 49.85 | 27.65 | 25.38 | 25.55 | 23.24 | 23.94 | 22.50 | 21.72 | 19.75 |

"Scaled at Onnm 'Based on minimum size inverter $\quad{ }^{2} I$ FO4 (ns) $\approx$ (Tech. in pm)/2 $\quad{ }^{3}$ in clock-cydes for DPdSSP $\quad{ }^{4}$ Gate Count $\times$ Period (FO4) $\times$ Throughput

In contrast with the right now proposed DPdSP iterative division engineering, Isseven et. al. 's double mode engineering requires significantly bigger area. The throughput of the proposed DPdSP models for twofold precision handling (10 and 15 cycles for 1phase and 2-organize, separately) is superior to Isseven et. al. 's design throughput ( 29 cycles). For double
single precision preparing likewise, the throughput of Is seven et. al. is bigger than the proposed work. The bound together metric Area× Period (FO4) $\times$ throughput (in cycles) of the proposed engineering is greatly improved than the design of Is seven et. al. 's design.

The past single cycle usage of a comparable multiplicative based double mode engineering exhibited in [19] requires an area of 168 K identical gates with an estimation of $72 \times 106$ for Area $\times$ Period (FO4) $\times$ throughput (in cycles). Because of its single cycle usage, this outline isn't down to earth. Therefore, in contrast with the engineering in [19], the as of now proposed structures are better regarding outline measurements and are handy in nature.

To the best of creator's learning, writing does not contain some other double mode division design, which can bolster DP with two parallel SP divisions. Consequently, because of constrained writing of double mode DPdSP division design, a dialog in view of the techniques utilized as a part of a few (just) twofold precision (DP) execution is given here.

A FPGA based SRT digit-repeat twofold precision division design is proposed by Hemmert et al. [22] with 62 cycles inactivity and 4100 cuts. In this way, as likewise found on account of Isseven et. al. 's DPdSP division work utilizing SRT technique, this strategy needs a bigger inactivity and area. Likewise, execution of digit-repeat technique needs behind multiplicative strategies [2].

Antelo et al. [23] has proposed a mix digit recurrence estimation and Newton-Raphson (NR) emphasis on a FPGA stage, and its execution for twofold precision requires an address space of 15 -bit (approx28 18k BRAMs on Xilinx FPGA), and a likeness 29 MULT18x 18 IPs. Malik [24] has as of late exhibited the single precision division execution of FPGA gadget utilizing Newton-Raphson and Goldschmidt techniques.

Pasca [9] has proposed a blend of polynomial estimate and NR strategy on an Altera Stratix V gadget, which utilizations around 1000 (ALUTs on Stratix is computationally wealthier that Xilinx LUTs) and a Xilinx likeness 4 BRAMs and 35 multiplier IPs. Wang et al. [25] has announced a 41 -bit ( 10 -bit expand 29-bit mantissa) floating point organize division design. It requires a vast area with 62 BRAMs, and answered to have precision misfortune. This strategy requires a tremendous look-into table with address
space of half size of operands, i.e., 227 for DP. Another DP division usage displayed by Fang et al. [26] depends on an underlying estimate with Goldschmidt strategy. This technique for DP division needs a lookinto table with address space of 214 , and a few multipliers. A current article showed up in [27] talked about a procedure for single mode division, be that as it may, with in a confined extent of standardized operands and furthermore without a real usage. All these talked about designs are in fully unrolled frame. These techniques for twofold precision division, require extensive look-into tables (some are unreasonable), be that as it may, their iterative usage would require just a single multiplier, as if there should arise an occurrence of proposed engineering. Additionally, as these techniques are examined just for single mode (or just) twofold precision design, an intensive examination is required on their practicality and appropriateness for double mode usage. This examination is the part for our future undertaking on this exploration.

Some preparing models likewise depends on the product usage of (single mode) division number juggling using FMA (combined increase include) directions. Like, IA-64 [28] actualizes it, first by processing an underlying estimation of corresponding of divisor and after that figuring the remainder utilizing a grouping of FMA directions. This approach depends on the work [29].

In the comparative degree, thought of current approach may likewise be utilized as a procedure utilizing FMA. Like, in customary FMA division approach, the underlying guess of equal is taken as a seed for other calculation, here, a1-1a2 would go about as a seed for every other calculation to create the remainder, and along these lines, acquires the advantage of FMA. However, this depiction/thought is still half-prepared, it might be a fascinating methodology gave that FMA engineering joins proposed double mode Modified Booth multiplier, and along these lines, it will give a double mode areaproductive working. Our future work will concentrate regarding this matter in more points of interest.

## VII. RESULTS

International Journal of Research

The composed Verilog HDL Modules have effectively recreated and confirmed utilizing Isim Simulator and orchestrated utilizing Xilinxise13.2.

## SIMULATION RESULTS:



Synthesis results: RTL schematic:


Technology Schematic:


Design summary


Timing Report


## VIII. CONCLUSIONS

This paper has introduced two double mode iterative structures for twofold precision floating point division math. It can be powerfully designed for twofold precision with double single precision (DPdSP) floating point division number juggling. Two models with various pipeline levels, 3 and 6 phases designs, contained 1 -arrange multiplier and with 2 organize multiplier, separately, are proposed with area, period and throughput exchange offs. The mantissa division depends on the arrangement development philosophy of division number-crunching. Every one of the segments are intended for productive dualmode preparing. A novel double mode Radix-4 Modified Booth multiplier engineering is proposed with negligible overhead, with the end goal of double mode mantissa handling. The whole information way has
been tuned to play out the double mode calculation with negligible equipment overhead. The proposed double mode iterative DPdSP engineering have $\approx 17 \%$ - $19 \%$ area and $\approx 3 \%-5 \%$ period overhead finished DP just design. The proposed engineering beats the earlier workmanship on this as far as required area, period, throughput in cycles, and brought together metric Area $\times$ Period (FO4) $\times$ Throughput (in cycles). In view of the current proposed DPdSP division design, comparative models for double mode division can be framed utilizing other multiplicative based techniques (like Newton-Raphson, Goldschmidt) of division. Our future work on this will focus on these structures.

## REFERENCES

[1] J.-C. Jeong, W.-C. Park, W. Jeong, T.-D. Han, and M.-K. Lee, "A costeffective pipelined divider with a small lookup table," IEEE Trans. Comput., vol. 53, no. 4, pp. 489-495, Apr. 2004.
[2] S. F. Oberman and M. Flynn, "Division algorithms and implementations," IEEE Trans. Comput., vol. 46, no. 8, pp. 833-854, Aug. 1997.
[3] M. K. Jaiswal and R. C. C. Cheung, "High performance reconfigurable architecture for double precision floating point division," in Proc. 8th Int. Symp. Appl. Reconfigurable Comput. (ARC), Hong Kong, China, Mar. 2012, pp. 302-313.
[4] X. Wang and M. Leeser, "VFloat: A variable precision fixed- and floating-point library for reconfigurable hardware," ACM Trans. Reconfigurable Technol. Syst., vol. 3, no. 3, pp. 16:1-16:34, Sep. 2010.
[5] M. K. Jaiswal, R. Cheung, M. Balakrishnan, and K. Paul, "Series expansion based efficient architectures for double precision floating point division," Circuits, Syst., Signal Process., vol. 33, no. 11, pp. 3499-3526, $2014 . \quad$ [Online]. Available: http://dx.doi.org/10.1007/s00034-014-9811-8
[6] J.-M. Muller et al., Handbook of Floating-Point Arithmetic, 1st ed. Basel, Switzerland: Birkhäuser, 2009.
[7] P. Soderquist and M. Leeser, "Area and performance tradeoffs in floating-point divide and square-root implementations," ACM Comput. Surv., vol. 28, no. 3, pp. 518-564, Sep. 1996.
[8] B. Parhami, Computer Arithmetic: Algorithms and Hardware Designs, 2nd ed. New York, NY, USA: Oxford Univ. Press, 2010.
[9] B. Pasca, "Correctly rounded floating-point division for DSP-enabled FPGAs," in Proc. 22nd Int. Conf. Field Program. Logic Appl. (FPL), Aug. 2012, pp. 249-254.
[10] A. Akka, s, "Dual-mode quadruple precision floating-point adder," in Proc. Euromicro Symp. Digit. Syst. Design, 2006, pp. 211-220.
[11] M. Ozbilen and M. Gok, "A multi-precision floating-point adder," in Proc. Ph.D. Res. Microelectron. Electron. (PRIME), 2008, pp. 117-120.
[12] M. K. Jaiswal, R. C. C. Cheung, M. Balakrishnan, and K. Paul, "Unified architecture for double/twoparallel single precision floating point adder," IEEE Trans. Circuits Syst. II, Express Briefs, vol. 61, no. 7, pp. 521-525, Jul. 2014.
[13] A. Akka, s, "Dual-mode floating-point adder architectures," J. Syst. Archit., vol. 54, no. 12, pp. 1129-1142, Dec. 2008.
[14] M. Jaiswal, B. Varma, H.-H. So, M. Balakrishnan, K. Paul, and R. Cheung, "Configurable architectures for multi-mode floating point adders," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 62, no. 8, pp. 20792090, Aug. 2015.
[15] A. Baluni, F. Merchant, S. K. Nandy, and S. Balakrishnan, "A fully pipelined modular multiple precision floating point multiplier with vector support," in Proc. Int. Symp. Electron. Syst. Design (ISED), 2011, pp. 45-50.
[16] K. Manolopoulos, D. Reisis, and V. Chouliaras, "An efficient multiple precision floating-point multiplier," in Proc. 18th IEEE Int. Conf. Electron., Circuits Syst. (ICECS), Dec. 2011, pp. 153-156.
[17] A. Akka, s and M. J. Schulte, "Dual-mode floating-point multiplier architectures with parallel operations," J. Syst. Archit., vol. 52, no. 10, pp. 549562, 2006.
[18] A. Isseven and A. Akka, s, "A dual-mode quadruple precision floatingpoint divider," in Proc. 40th Asilomar Conf. Signals, Syst. Comput. (ACSSC), 2006, pp. 1697-1701.
[19] M. Jaiswal, R. Cheung, M. Balakrishnan, and K. Paul, "Configurable architecture for double/twoparallel single precision floating point division," in Proc. IEEE Comput. Soc. Annu. Symp. VLSI (ISVLSI), Jul. 2014, pp. 332-337.
[20] IEEE Standard for Floating-Point Arithmetic, IEEE Standard 754-2008, Aug. 2008, pp. 1-70.
[21] L. D. McFearin and D. W. Matula, "Generation and analysis of hard to round cases for binary floating point division," in Proc. 15th IEEE Symp. Comput. Arithmetic, Jun. 2001, pp. 119-127.
[22] K. S. Hemmert and K. D. Underwood, "Floatingpoint divider design for FPGAs," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 15, no. 1, pp. 115-118, Jan. 2007.
[23] E. Antelo, T. Lang, P. Montuschi, and A. Nannarelli, "Low latency digit-recurrence reciprocal and square-root reciprocal algorithm and architecture," in Proc. 17th IEEE Symp. Comput. Arithmetic, Jun. 2005, pp. 147-154.
[24] P. Malik, "High throughput floating-point dividers implemented in FPGA," in Proc. IEEE 18th Int. Symp. Design Diagnostics Electron. Circuits Syst. (DDECS), Apr. 2015, pp. 291-294.
[25] X. Wang and M. Leeser, "VFloat: A variable precision fixed- and floating-point library for reconfigurable hardware," ACM Trans. Reconfigurable Technol. Syst., vol. 3, no. 3, pp. 16:1-16:34, Sep. 2010. [Online]. Available: http://doi.acm.org/10.1145/1839480.1839486

