Available at https://edupediapublications.org/journals e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 # On the Analysis and Design of Low Power, High Speed n-bit Decoders Using MLD S.VenkatRaju & G.BalaKishore M.Tech(VLSI Design) Dept of E.C.E (VLSI), Lenora College of Engineering, Rampachodavaram, East Godavari, Andhra Pradesh-533288. venkatraju288@gmail.com (M.Tech) AssistantProfessor, Dept of E.C.E, Lenora College of Engineering, Rampachodavaram East Godavari, Andhra Pradesh-533288 kishore.gbk@gmail.com Abstract— Decoders are one of the most important circuits used in communication channels. Different have been proposed for approaches n-bit conventional decoders design. In this article, we proposed novel design line decoders, have combining transmission gate logic, pass transistor dual-value logic and static CMOS. Two novel topologies are presented for the 2-4, 3-8 and 4-16 decoders: a 14-transistor topology aiming on minimizing transistor count and power dissipation and a 15-transistor topology aiming on high powerdelay performance. Both a normal and an inverting decoder are implemented in each case, yielding a total of four new designs. Furthermore, four new 4-16 decoders are designed, by using mixed-logic 2-4 pre-decoders combined with standard CMOS postdecoder. All proposed decoders have full swinging capability and reduced transistor count compared to their conventional CMOS counterparts. Finally, a variety of comparative simulations at the 65 nm shows that the proposed circuits present a significant improvement in power and delay, outperforming CMOS in almost allcases. *Index Terms*—line decoder, mixed-logic, power- delay optimization; #### I. INTRODUCTION Static CMOS circuits are used for the vast majorityoflogicgates in integrated circuits [1]. Theyconsistofcomplementary nMOSpulldown and pMOSpullupnetworksandpresentgoodperformancea swellasresistancetonoiseand device variation. Therefore, CMOS logicischaracterizedby robustness against voltage scaling and transistorsizing and thus reliable operation at low voltages andsmalltransistorsizes [2]. Input signals are connected to transistorgatesonly, offering reduced design complexity and facilitation ofcell-based logic synthesis and design. Pass-transistor logic was mainly developed in the 1990s, when various design styles were introduced [3-6], aiming to provide a viable alternative to CMOS logic and improve speed, power and area. Its main design difference is that inputs are applied to both the gates and the source/drain diffusion terminals of transistors. Pass transistor circuits are implemented with either individual nMOS/pMOS pass transistors or parallel pairs of nMOS and pMOS called transmissiongates. This work develops a mixed-logic design methodology for line decoders, combining gates of different logic to the same circuit, in an effort to obtain improved performance compared to singlestyle design. Line decoders are fundamental circuits, widely used in the peripheral circuitry of # R # **International Journal of Research** Available at <a href="https://edupediapublications.org/journals">https://edupediapublications.org/journals</a> e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 memory arrays (e.g. SRAM), multiplexing structures, implementation of boolean logic functions and other applications. Despite their importance, a relatively small amount of literature is dedicated to their optimization, with some recent work including [7-9]. The rest of this paper is organized as follows: Section II provides a brief overview of the decoder examined circuits, including logic characterization and implementation with conventional **CMOS** circuitry. Section III introduces and describes the new mixed-logic designs. Section IV conducts a comparative study among the proposed and conventional decoders through proper simulation, with a detailed discussion on the derived results. Section V provides the summary and final conclusions of the work presented. # II. OVERVIEW OF LINE DECODERCIRCUITS In digital systems, discrete quantities of information are represented by binary codes. An n-bit binary code can represent up to $2^n$ distinct elements of coded data. A decoder is a combinational circuit that converts binary information from n input lines to a maximum of $2^n$ unique output lines or fewer, if the n-bit coded information has unused combinations. The circuits examined in this work are called n-to-m line decoders, and their purpose is to generate the $m = 2^n$ minterms of n input variables. #### A. 2-4 LineDecoder A 2-4 line decoder generates the 4 minterms D0-3 of 2 input variables A and B. Its logic operation is summarized in Table. Depending on the input combination, one of the 4 outputs is selected and set to 1 while the others are set to 0. An inverting 2-4 decoder generates the complementary minterms I<sub>0</sub>-3, thus the selected output is set to 0 and the rest are set to 1, as shown in TableII. TABLEI:TRUTH TABLE OF 2-4 DECODER | A | В | D | D | D | D | |---|---|---|---|---|---| | | | 0 | 1 | 2 | 3 | | 0 | 0 | 1 | 0 | 0 | 0 | | 0 | 1 | 0 | 1 | 0 | 0 | | 1 | 0 | 0 | 0 | 1 | 0 | | 1 | 1 | 0 | 0 | 0 | 1 | # TABLEII:TRUTH TABLE OF INV 2-4 DECODER | A | В | I | Ι | I | I | |---|---|---|---|---|---| | | | 0 | 1 | 2 | 3 | | 0 | 0 | 0 | 1 | 1 | 1 | | 0 | 1 | 1 | 0 | 1 | 1 | | 1 | 0 | 1 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | 0 | In conventional CMOS design, NAND and NOR gates are preferred to AND and OR, since they can be implemented with 4 transistors, as opposed to 6, therefore implementing logic functions with higher efficiency. A 2-4 decoder can be implemented with 20 transistors using 2 inverters and 4 NOR gates, as shown in Fig.1(a).The corresponding invertingimplemented with 2 2-4 decoders and 16 2-input NAND gates (Fig. 2(b)). In CMOS logic, these designs require 8 inverters and 24 4-input gates, yielding a total of 104 transistors each. # R # **International Journal of Research** Available at <a href="https://edupediapublications.org/journals">https://edupediapublications.org/journals</a> e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 Fig. 1. 20-transistor 2-4 line decoders implemented with CMOS logic: (a) Non-inverting NOR-based decoder, (b) Inverting NAND-based decoder. Decoder can also be implemented with 20 transistors using 2 inverters and 4 NAND gates, as shown in Fig. 1(b). #### B. 4-16 Line Decoder with 2-4Predecoders A 4-16 line decoder generates the 16 minterms D0-15 of 4 input variables A, B, C and D, and an inverting 4-16 line decoder generates the complementary minterms I<sub>0-15</sub>. A straightforward implementation of these circuits would require 16 4-input NOR and NAND gates. However, a more efficient design can be obtained using a predecoding technique, according to which blocks of n address bits can be predecoded into 1-of-2<sup>n</sup> predecoded lines that serve as inputs to the final stage decoder [1]. With this technique, a 4-16 decoder can be implemented with 2 2-4 inverting decoders and 16 2-input NOR gates (Fig. 2(a)) and an inverting one can beFig. 2. 104transistor 4-16 line decoders implemented with CMOS logic and predecoding: (a) Non-inverting decoder implemented with two 2-4 inverting predecoders and a NOR-based post-decoder, (b) Inverting decoder implemented with two 2-4 noninverting predecoders and a NAND-based postdecoder. ## III. NEW MIXED-LOGICDESIGNS In combinational logic, transmission gates have mostly been used in XOR-based circuits such as full adders and as the basic switch element in multiplexers. However, we consider their use in the implementation of AND/OR logic, as demonstrated in [5], which can be efficiently applied in line decoders. The 2-input TGL AND/OR gates are shown in Fig. 3(a) and 3(b), respectively. They are full-swinging, but not restoring for inputcombinations. Regarding pass-transistor logic, there are two main circuit styles: those that use nMOS only pass-transistor circuits, like CPL [3] and those that use both nMOS and pMOS passtransistors, like DPL [4] and DVL [6]. The style we consider in this work is DVL, which offers an improvement on DPL, preserving its full swing operation with reduced transistor count[10]. The 2inputDVLAND/ORgatesareshowninFig. 3(c) and 3(d), respectively. Similar to the TGL gates, they are full-swinging but non-restoring. Assuming that complementary inputs are available, the TGL/DVL gates require only 3 transistors, as opposed to the 4 required in CMOS NAND/NOR gates. Decoders are high fanout circuits, where few inverters can be used by multiple gates, thus using the TGL/DVL gates can result to reduced transistor count. Fig. 3. The 3-transistor AND/OR gates considered in this work (a) TGL AND gate, (b) TGL OR gate, (c) DVL AND gate, (d) DVL OR gate. An important common characteristic of thesegates is their asymmetric nature, ie the fact that they do not have balanced input loads. As shown in Fig. 3, we labeled the 2 gate inputs X and Y. In TGL gates, input X Available at https://edupediapublications.org/journals e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 controls the gate terminals of all3 transistors, while input Y propagates to the output node through the transmission gate. In DVL gates, input X controls2 transistor gate terminals, while input Y controls 1 gate terminal and propagates through a pass transistor to the output. We will refer to X and Y inputs as the control signal and the propagate signal of the gate, respectively. This asymmetric feature gives a designer the flexibility to perform signal arrangement, ie choosing which input is used as control and which as propagate signal in each gate. Having a complementary input as propagate signal is not a good practice, since the inverter added to the propagation path increases delay significantly. Therefore, when implementing the inhibition (A'B) implication (A'+B) function, it is more efficient to choose the inverted variable as control signal. When implementing the AND (AB) or OR (A+B) function, either choice is equally efficient. Finally, when implementing the NAND (A'+B') or NOR (A'B') function, either choice results to a complementary propagate signal, perforce. #### A. The 14-transistor 2-4 Low-PowerTopology Designing a 2-4 line decoder with either TGL or DVL gates would require a total of 16 transistors (12 for AND/OR gates and 4 for inverters). However, by mixing both AND gate types into the using same topology and proper signal arrangement, it is possible to eliminate one of the two inverters, therefore reducing the total transistor count to 14.Let us assume that, out of the two inputs, namely A and B, we aim to eliminate the B inverter from the circuit. The Do minterm (A'B') is implemented with a DVL gate, where A is used as propagate signal. The D1 minterm (AB') is implemented with a TGL gate, where B is used as propagate signal. The D2 minterm (A'B) is implemented with a DVL gate, where A is used as propagate signal. Finally, The D3 minterm (AB) is implemented with a TGL gate, where B is used as propagate signal. These particular choices completely avert the use of the complementary B signal, therefore the Binverter can be eliminated from the circuit resulting in a 14- transistor topology (9 nMOS, 5 pMOS). Following a similar procedure with OR gates, a 2-4 inverting line decoder can be implemented with 14 transistors (5 nMOS, 9 pMOS), as well: I0, I2 are implemented with TGL (using B as propagate signal) and I1, I3 are implemented with DVL (using A as propagate signal). The B inverter can once again beelided. The inverter elimination reduces transistor count, logical effort and overall switching activity of the circuits, thereby minimizing power dissipation. As far as the authors are concerned, 14 is the minimum number of transistors required to realize a full-swinging 2-4 line decoder with static (non-clocked) logic. The two new topologies are named '2-4LP' and '2-4LPI', where 'LP' stands for 'low power' and 'I' for 'inverting'. Their schematics are shown in Fig. 4(a) and Fig. 4(b),respectively. Fig. 4. New 14-transistor 2-4 line decoders: (a) 2-4LP (b) 2-4LPI. Available at https://edupediapublications.org/journals e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 ## B. The 15-transistor 2-4 High-PerformanceTopology The low-power topologies presented above have a drawback regarding worst case delay, which comes from the use of complementary A as the propagate signal in the case of D<sub>0</sub> and I<sub>3</sub>. However, realizing Do and I3 can be implemented more efficiently by using standard CMOS gates, since there is no need for complementary signals. Specifically, D0 can be implemented with a CMOS NOR gate and I3 with a CMOS NAND gate, adding one transistor to each topology. The new designs resulting from this modification mix 3 different types of logic into the same circuit and present a significant improvement in delay while only slightly increasing power dissipation. They are named '2-4HP' (9 nMOS, 6 pMOS) and '2-4HPI' (6 nMOS, 9 pMOS), where 'HP' stands for 'high performance' and 'I' for 'inverting'. The reasoning behind the 'HP' designation is that these decoders present both low power and low delay characteristics, therefore achieving an overall good performance. The 2-4HP and 2-4HPI schematics are shown in Fig. 5(a) and Fig. 5(b), respectively, where the additional transistors are highlighted for easierdistinction. #### C. Integration in 4-16 LineDecoders At a small scale, circuits based on pass transistor logic can realize logic functions with fewer transistors and improved performance compared to static CMOS. However, cascading several non-restoring circuits causes a rapid degradation inperformance. A mixed-topology approach, ie alternating restoring and non-restoring levels of logic, can potentially deliver optimum results, combining the positive characterists of both. Fig. 5. New 15-transistor 2-4 line decoders: (a) 2-4HP (b) 2-4HPI. Adopting this design methodology, and with respect to the theory presented on section II, we implemented four 4-16 decoders by using the four new 2-4 as predecoders in conjunction with CMOS NOR/NAND gates to produce the decoded outputs. The new topologies derived from this combination are: 4-16LP (Fig. 6(a)), which combines two 2-4LPI predecoders with a NOR-based post-decoder, 4-16HP (Fig. 6(b)), which combines two 2-4HPI predecoders with a NOR-based post-decoder, 4-16LPI (Fig. 6(c)), which combines two 2-4LP predecoders with a NAND-based post-decoder and, finally, 4-16HPI (Fig. 6(d)), which combines two 2-4HP predecoders with a NAND-based post-decoder. Available at https://edupediapublications.org/journals e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 Fig. 6. New 4-16 line decoders: (a) 4-16LP, (b) 4-16LPI, (c) 4-16HP, (d) 4-16HPI. The 'LP' topologies have a total of 92 transistors, while the 'HP' ones have 94, as opposed to the 104 transistors required by the pure CMOS implementation. #### IV.SIMULATION RESULTS All the simulations are performed on Microwind and DSCH. The main focus of this work is to meet all challenges faces in designing of Decoder circuit using mixed logic. This work develops a mixed-logic design methodology for line decoders, combining gates of different logic to the same circuit, in an effort to obtain improved performance compared to single-style design. The simulation results are shown below figures. Table:1Comparisons results of cmos and mixed-logic line decoders | | | | , | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Design Name | No.of | Area(um <sup>2</sup> ) | Power | | | Trans | | (uW) | | | | | | | | | | | | 2to4CMOS NAND | 20 | 101.2 | 6.510 | | | | | | | 2to4CMOS NOR | 20 | 101.2 | 6.730 | | | | | | | 2to4 LP(NOR) | 14 | 66.9 | 1.700 | | 2to4 LPI(NAND) | 14 | 66.9 | 3.319 | | 2to4 HP(NAND) | 15 | 70.8 | 1.855 | | 2to4 HPI NOR | 15 | 70.8 | 3.315 | | 4to16CMOS | 104 | 1301.4 | 28.013 | | NAND | | | | | 4to16CMOS NOR | 104 | 1350 | 29.012 | | | | | | | 4to16LP(NOR) | 92 | 1141.6 | 17.785 | | 4to16LPI(NAND) | 92 | 1145.7 | 14.726 | | 4to16HP(NAND) | 94 | 1190.2 | 13.683 | | 4to16HPI(NOR) | 94 | 1190.2 | 18.107 | | | 2to4CMOS NOR 2to4 LP(NOR) 2to4 LPI(NAND) 2to4 HPI(NAND) 2to4 HPI NOR 4to16CMOS NAND 4to16CMOS NOR 4to16LP(NOR) 4to16LPI(NAND) 4to16HP(NAND) | Zto4CMOS NAND 20 2to4CMOS NOR 20 2to4 LP(NOR) 14 2to4 LPI(NAND) 14 2to4 HPI NOR 15 2to4 HPI NOR 15 4to16CMOS 104 NAND 104 4to16LP(NOR) 92 4to16LPI(NAND) 92 4to16HP(NAND) 94 | Zto4CMOS NAND 20 101.2 2to4CMOS NOR 20 101.2 2to4 LP(NOR) 14 66.9 2to4 LPI(NAND) 14 66.9 2to4 HP(NAND) 15 70.8 2to4 HPI NOR 15 70.8 4to16CMOS 104 1301.4 NAND 104 1350 4to16LP(NOR) 92 1141.6 4to16LPI(NAND) 92 1145.7 4to16HP(NAND) 94 1190.2 | Available at https://edupediapublications.org/journals e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 Fig 7: Schematic of 4to16 Decoder Using CMOS Fig 8: Timing Diagram of 4to16 Decoder Using CMOS Fig 9: Layout of 4to16 Decoder Using CMOS Fig 10: Simulation of Layout of 4to16 Decoder Using CMOS Fig 11: Schematic of 4to16 Decoder Using HPI Available at <a href="https://edupediapublications.org/journals">https://edupediapublications.org/journals</a> e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 Fig 12: Timing Diagram of 4to16 Decoder Using HPI Fig 13: Layout of 4to16 Decoder Using HPI Fig 14: Simulation of Layout of 4to16 Decoder Using HPI IV. CONCLUSIONS This paper introduced an efficient mixed-logic design for decoder circuits, combining TGL, DVL and static CMOS. By using this methodology, we developed four new 2-4 line decoder topologies, namely 2-4LP, 2-4LPI, 2-4HP and 2- 4HPI, which offer reduced transistor count (therefore potentially smaller layout area) and improved power-delay performance in relation to conventional CMOS decoders. Furthermore, four new 4-16 line decoder topologies were presented, namely 4-16LP, 4-16LPI, 4-16HP and 4-16HPI, realized by using the mixed-logic 2-4 decoders as predecoding circuits and combining them with post-decoders implemented in static CMOS logic. These designs combine the improved performance characteristics of pass transistor logic with the restoring capability of static CMOS.A variety of comparative spice simulations was performed at the 32 nm, verifying, in most cases, a definite advantage in favor of the proposed designs. The 2-4LP and 4-16LPI topologies are mostly suitable for applications where area and power minimization is of primary concern. The 2-4LPI, 2-4HP and 2-4HPI, as well as the corresponding 4-16 topologies (4-16LP, 4-16HPI, 4-16HP), proved to be viable and all-around efficient designs, thus they can effectively be used as building blocks in the design of larger decoders, multiplexers and other combinational circuits of varying performance requirements. Moreover, the presented reduced transistor count and low power characteristics can benefit both bulk CMOS and SOI design as well. The obtained circuits are to be implemented on layout level, making them suitable for standard cell libraries and RTL design. #### REFERENCES [1] N. H. E. Weste and D. M. Harris, "CMOS VLSI Design, a Circuits and Systems Perspective," 4<sup>th</sup>ed., 2011: Addison-Wesley. [2] R. Zimmermann and W. Fichtner, "Low-Power Logic Styles: CMOS Versus Pass- # R ### **International Journal of Research** Available at https://edupediapublications.org/journals e-ISSN: 2348-6848 p-ISSN: 2348-795X Volume 05 Issue 04 February 2018 Transistor Logic", *IEEE Journal of Solid State Circuits*, vol. 32, no. 7, pp.1079 - 1090, 1997. - [3] K. Yano, et al., "A 3.8-ns CMOS 16x16-b multiplier using complementary pass-transistor logic," *IEEE J. Solid-State Circuits*, vol. 25, pp.388 -393,1990. - [4] M. Suzuki, et al., "A 1.5ns 32b CMOS ALU in double pass-transistor logic," *Proc.* 1993 IEEE Int. Solid-State Circuits Conf., pp.90 -91 1993. - [5] X. Wu, "Theory of transmission switches and its application to design of CMOS digital circuits," *International J.Circuit Theory and Application*, vol. 20, no. 4, pp.349 -356, 1992. - [6] V. G. Oklobdzija and B. Duchene, "Passtransistor dual value logic for low-power CMOS," *Proc. of the Int. Symp.on VLSI Technology*, pp.341 -344 1995. - [7] M. A. Turi and J.G. Delgado-Frias, "Decreasing energy consumption in address decoders by means of selective precharge schemes," *Microelectronics Journal*, vol. 40, no. 11, pp.1590-1600, 2009. - [8] V. Bhatnagar, A. Chandani and S.Pandey, "Optimization of row decoder for 128×128 6T SRAMs," 2015 International Conference on VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), pp. 1-4. IEEE,2015. - [9] A. K. Mishra, D. P. Acharya and P. K. Patra, "Novel design technique of address Decoder for SRAM," 2014 International Conference on Advanced Communication Control and Computing Technologies (ICACCCT), pp. 1032-1035, IEEE,2014. - [10] D. Mar ovi, B. Ni oli and V. O lobd i a, "A general method in synthesis of pass- transistor circuits," *Microelectronics Journal*, vol 31, pp. 991-998,2000.[11] Available at: http://ptm.asu.edu/ [12] N. Lotze and Y. Manoli, "A 62 mV 0.13 µm CMOS Standard-Cell- Based Design Technique Using Schmitt-Trigger Logic," *IEEE Journal of Solid State Circuits*, vol. 47, no. 1, pp. 47-60, Jan. 2012. #### Author's Profile: S.VenkatRajureceived B.Tech fromJNTU Kakinada. Now he is pursuing M. Tech in Electronics and VLSI Systems at Lenora College of Engineering, Rampachodavaram, AP, India. G.Bala Kishore (M.Tech), received his M. Tech degree in Electronics and Communication Engineering from JNTU, Kakinada, currently working as an Associate Professor, ECE in Lenora College of Engineering, Rampachodavaram, AP, India.