

e-ISSN: 2348-6848, p- ISSN: 2348-795X Volume 2, Issue 07, July 2015
Available at http://internationaljournalofresearch.org

Design and Implementation of FIR Filter Based on Wallace tree multiplier for high speed and Low

## <sup>1</sup>G.PREETHI

**Power Analysis** 

PG Student, CHIRANJEEVI REDDY INSTITUTE OF TECHNOLOGY (CRIT) ANANTAPUR

### <sup>2</sup>E.BALAKRISHNA

#### M.Tech CHIRANJEEVI REDDY INSTITUTE OF TECHNOLOGY (CRIT) ANANTAPUR

Abstract: The most area and power consuming arithmetic operation in high-performance circuits like Finite Impulse Response (FIR), multiplication is one. There are different types of multipliers to reducing the cost and effective parameters in FIR filter design. Among those this paper use truncated multiplier and modified Wallace multiplier in the fir design. The structural adders and delay elements occupies more area and consumes power in this form so it was a reason to forward the proposed method. In prior FIR filters design with low cost effective results will done by the faithfully rounded truncated multipliers with the carry save additions. In MCMAT design the low cost FIR filters within the best area and power results are implement in this paper by using the improved truncated methods. Along with that the proposed method modified Wallace multiplier based fir filter is also designed in this paper to make the fir filter design is suitable for low power applications.

**Keywords:** Finite Impulse Response (FIR) Filter; Multiple Constant Multipliers/Accumulators with Faithfully Rounded Truncation (MCMAT); Truncated Multiplier; Modified Wallace Tree Multiplier

### I. INTRODUCTION

In the field of electronic industry digital filters are used extensively. The noise ranges gradually increases by using analog filters for better noise performance can be obtained by using digital filters compared to analog filters. At every intermediate step in digital filter transformation able to perform noiseless mathematical operations. Our design includes the optimization of bit width and hardware resources without any impact on the frequency response and output signal precision [1]. Addition (or subtraction), Multiplication (normally of a signal by a constant) Time Delay i.e. delaying a digital signal by one or more sample periods are three basic mathematical operations used in digital filter is shows in fig.1.By using the mathematical operations mentioned above we can describe the behavior of the filter. The coefficients are multiplied by fixedpoint constants using additions, subtractions and shifts in a multiplier block [5].



Fig.1. Block diagram of a Simple Digital Filter.

The unit sample of the signal defined by  $\delta$  (n) is response one for generating the digital filter impulse response h (n). input sequence x(n) can whose response can be calculated easily if the impulse response is known at every sample index at n=0 a unit impulse is applied so that to attain non zero response for whose value of n is greater than or equal to 0

(i.e.  $,n \geq 0$ ). The impulse response made to be idle so that to avoid uneven responses before applying input. It follows a time invariant property, in which the response delayed by a sample of  $\delta$  (n-k). The input x(n) whose response is shown as below

$$y(n) = \sum_{k=-\infty}^{\infty} x(k)h(n-k)$$
(1)

In VLSI Signal Processing two types of digital filters are most widely used one is FIR (finite impulse response) and the other is IIR (infinite impulse response). FIR as indicates that the impulses are finite in this filter and phase is kept linear in order to noise distortions and no feedback is used for such a filters. As compared to IIR, FIR is very simple to design. Such type of FIR filters are used in DSP processors for high speed. In Digital Signal Processing Multiplication and addition is of times required. A high speed addition is done by parallel prefix adder and the better version of truncated multiplier with fewer components makes the reduction in delay [4].For multi-rate applications FIR filters are suitable for decrease in sampling rate called decimation or for increase in sampling rate called interpolation, or for both. Either decimating or interpolating, the calculations are



e-ISSN: 2348-6848, p- ISSN: 2348-795X Volume 2, Issue 07, July 2015

Available at http://internationaljournalofresearch.org

omitted by using FIR, which indeed used for maintaining. For limited calculations IIR is used because all output is found separately, even though there is a need of providing feedback. In Digital Signal Processing, FIR filters define less number of bits which are designed by using finite-precision. In IIR filter by using feedback problems will raise but in FIR filters limited bits are efficient in which there is no feedback. Using fractional arithmetic we can implement FIR filters. But in IIR filters, coefficients with magnitude of less than 1.0 are always possible to implement a FIR filter as shown in Fig.2. Using FIR filters is that they require more co-efficient than an IIR filter in order to implement the same frequency response, therefore needing more memory and more hardware resources to carry out mathematical operations. multiplier bit is 1, the partial product is equal to the multiplicand repeat for every multiplier bit Notice that this gives a number of partial products equal to the width of the multiplier. To obtain the final product the elements in the columns (from right to left) are added using binary logic 7. Any carries are carried on to the next column. The result of this operation is stored in one bit of the product and the operation is repeated for each remaining column.



Fig.2. Direct Form FIR Filter Architecture.

## II. MULTIPLIERS

Now a day's fast co-processors, digital signal processing chips and graphics processors has created to satisfy customer needs for high speed and area efficient multipliers. Current design range from small, low-performance shift and add multipliers, to large high-performance array and tree multipliers. High performance is achieved in Conventional linear array multipliers, and require huge amount of silicon. Higher performance has gained for Tree structures than linear arrays but the tree interconnection is more complex and less regular. In paper various multiplier architectures have designed, during the past few years. In digital signal processors and microprocessors multiplier is one of the key hardware blocks in most of the digital and high performance systems. With the recent advances in technology, more efficient multipliers have routed by many researchers. The main motivation behind this paper is to offer lower power consumption without increase in silicon area.

### A. Binary Multiplications

Fig.3 represents the process of multiplying two binary numbers, the multiplicand and the multiplier rules; if the inputs are n bit then the output should be 2n. The green box indicates the partial product matrix and the red box indicates a single partial product. The first step in this method is to form the partial product matrix are obtained by Adding the multiplicand and multiplier bits. Another way to look at this is if the multiplier bit is 0, the partial product is also 0. If the



Fig.3. 4x4 bit Binary Multiplication.

### **B.** Wallace Tree Multiplier

To reduces the number of partial products to be added into 2 final intermediate results we use Wallace tree. The basic operation of Wallace tree is multiplication of two unsigned integer, an efficient hardware to implement a digital circuit that multiplies two integers is Wallace tree multiplier, designed by an Australian Computer Scientist Chris in 1964. There are three steps in Wallace Tree:

- Partial Product Generation Stage.
- Partial Product Reduction Stage.
- Partial Product Addition Stage.

Partial Product Generation Stage: The first step in binary multiplier is Partial product generation. These are the intermediate terms which are generated based on the multiplier value. If the multiplier bit is \_0' (zero), then partial product row is also \_0' (zero), and if it is \_1' (one), then we can copy the multiplicand as it is. Each partial product row is shifted one unit to the left from the 2nd bit multiplication onwards is shown in the above mentioned example. The sign bit in signed multiplication also extended to the left. In the process of multiplication of two numbers, the main operation is addition of the partial products. Thus, the performance and speed of the multiplier depends on the performance of the adder that forms the core of the multiplier. The multiplier must be pipelined, to achieve higher performance.

**Partial Product Reduction Stage:** The design analyses begin with the analysis of the elementary algorithm for multiplication by Wallace Tree multiplier. The algorithm for 8-bits x 8-bits multiplication performs by Wallace Tree multiplier. To complete the multiplication process we have 5 stages. In each stage we used half adders and full adders that



e-ISSN: 2348-6848, p- ISSN: 2348-795X Volume 2, Issue 07, July 2015

Available at http://internationaljournalofresearch.org

are denoted by the red circle for the 1 bit half adder and the blue circle for the 1-bit full adder. Reduce the partial products

just two rows of partial products left. In next step we add the remaining two rows by using a fast carry-propagate adder. For this project to get the final product of the two operands multiplication, ripple- carry adder (RCA) is used, Secondly, the schematic of the conventional 8-bits x 8-bits high speed Wallace Tree multiplier is designed by referring to the algorithm, The block diagram for the conventional high speed 8-bits x 8-bits Wallace Tree multiplier as shown in Fig.4. By the layers of full and half adders we can reduce the number of partial products to 2.The main aim of the proposed architecture is to reduce the overall latency. Thus we increases speed and reduce power consumption. In this design in place of full adders we used compressors. WALLACE tree and DADDA tree are two reduction techniques used which are discussed in paper [6].

Partial Product Addition Stage: We use multiple half adders and full adder's in these addition stages to sum the products of the multiple bits. In this stage the Wallace multiplier method is using ripple carry adders (RCA) to perform these addition operations. Three steps used in Wallace method to process the multiplication operation. They are

- Construction of bit product(s).
- Exhausting conventional adder, combine all product matrixes to form 2 vectors (carry and sum) outputs in first row.
- Fast carry-propagate adder, remaining two rows are summed to produce the product.



Fig.4. Method of Reduction on8x8 Multiplier.

by using half adders and full adders that are combined to build a carry-save adder (CSA) until there were

#### III. TRUNCATED MULTIPLIER

Truncated multiplication is a technique where only the most significant columns of the multiplication matrix are used and therefore area requirements can be reduced.

Truncation is a method where the least significant columns in the partial product matrix are not formed. The amount of columns not formed in this way  $\_T$  defines the degree of truncation and the T least significant bits of the product always result in  $\_0$ . The algorithm behind truncated multiplication is the same as when dealing with non-truncated multiplication regardless of the truncation degree. The effect is illustrated in fig.5, where a truncation degree of T = 3, is applied. Notice that the columns to the right of the maroon vertical line are missing [2].



Fig.5. 4x4 bit Binary Multiplication with truncation degree T=3.

In the truncated multiplier the removal of unnecessary PPBs is composed of three processes:

- Deletion
- Truncation
- Rounding

#### A. Deletion

In truncated multiplier we start the multiplication process with deletion only. In the partial product bits we remove the more than half of the bits, and then remaining bits become the partial products in the process. This is the main criteria of deletion.

#### **B.** Truncation

Truncation is a method where the least significant columns in the partial product matrix are not formed. The amount of columns not formed in this way \_T' defines the degree of truncation and the T Least Significant Bits (LSB) of the product always results in 0. The algorithm behind fixed width multiplication is the same as when dealing with non-fixed width multiplication regardless of the truncation degree. In filter the 0der of non-uniform coefficient quantization is used to minimize the cost of area [3].



e-ISSN: 2348-6848, p- ISSN: 2348-795X Volume 2, Issue 07, July 2015

Available at http://internationaljournalofresearch.org

#### C. Rounding

Conventionally an n-bit multiplicand and an n-bit multiplier would render a 2n-bit product. Sometimes an n-bit output is desired to reduce the number of stored bits. Let us consider an instance of 5x5 bit multiplier. Truncated multiplication provides an efficient method for reducing the power dissipation and area of rounded parallel multiplier as shown in Fig.6.



Fig.6. Partial-products matrix of a 5x5 bit multiplier.

**Truncated Flow Chart:** Truncated Flow Chart as shown in Fig.7.

conventional Wallace multipliers, many full adders and half adders are used when compared to modified Wallace multipliers. As we know that half adders do not reduce the number of partial product bits. Therefore, it is necessary to minimize the number of half adders used in a multiplier which reduces the hardware complexity. Hence, a modification to the Wallace reduction is done in which the delay is the same as for the conventional Wallace reduction. The modified reduction method greatly reduces the number of half adders with a very slight increase in the number of full adders. Reduced complexity Wallace multiplier reduction consists of three stages. First stage the N x N product matrix is formed and before passing on to the second phase the product matrix is rearranged to take the shape of inverted pyramid. During the second phase the rearranged product matrix is grouped into non-overlapping group of three as shown below, single bit and two bits in the group will be passed on to the next stage and three bits are given to a full adder. The number of rows in each stage of the reduction phase is calculated by the formula

$$r_{i+} = 2[r_{i}/3] + r_{i} \mod 3$$
  
If  $r_{i} \mod 3 = 0$ , then  $r_{i+1} = 2r_{i}/3$ 

**(2)** 

If the value calculated from the above equation for number of rows in each stage in the second phase and the number of rows that are formed in each stage of the second phase does not match, only then the half adder will be used. The final product of the second stage will be in the height of two bits and passed on to the third stage. During the third stage the output of the second stage is given to the carry propagation adder to generate the final output.



Fig.7. Truncated Flow Chart.

### IV. MODIFIED WALLACE MULTIPLIER

In the paper a MAC (Multiplication and accumulation) is implemented using modified Wallace multiplier and for performing the addition the RCA (Ripple carry adder) is used. Modified Wallace multiplier is also known as DADDA multiplier. For improving the performance the addition is implemented using reversible 3:2 compressor through which the number of adders required for performing the operation is reduced. A modified Wallace multiplier is an efficient hardware implementation of digital circuit which multiplies two integers. Generally in the reduction phase of



Fig.8. Modified Wallace reduction block diagram.



e-ISSN: 2348-6848, p- ISSN: 2348-795X Volume 2, Issue 07, July 2015

Available at http://internationaljournalofresearch.org

**Modified Wallace Flow Chart:** Modified Wallace Flow Chart as shown in Fig.9.



Fig.9. Modified Wallace Flow Chart.

### V. RESULTS

## A. FIR modified Wallace 12 Bit Results

FIR modified Wallace 12 Bit Results as shown in Figs.10 to 12.



Fig.10. schematic.



Fig.11. RTL Schematic.



Fig.12. Waveform.

#### **B. FIR Truncated 12 Bit Results**

FIR Truncated 12 Bit Results as shown in Figs. 13 to 15.



Fig.13. schematic.



e-ISSN: 2348-6848, p- ISSN: 2348-795X Volume 2, Issue 07, July 2015

Available at http://internationaljournalofresearch.org



Fig.14. RTL Schematic.



Fig. 15. Waveform.

TABLE I: Modified Wallace Fir Filter Comparison Table

| Bit Width | Memory(kb) | Delay(ns) | No. of<br>LUT'S | Power(mw) |
|-----------|------------|-----------|-----------------|-----------|
| 4 bit     | 244908     | 10.772    | 107             | 0.87236   |
| 8 bit     | 269676     | 16.854    | 263             | 2.14422   |
| 12 bit    | 303532     | 20.879    | 688             | 5.60921   |

**TABLE II: Truncated Fir Filter Comparison Table** 

| Bit Width | Memory(kb) | Delay(ns) | No. of<br>LUT'S | Power(mw) |
|-----------|------------|-----------|-----------------|-----------|
| 4 bit     | 243628     | 1.320     | 14              | 0.11414   |
| 8 bit     | 267884     | 12.094    | 691             | 5.63367   |
| 12 bit    | 357356     | 16.142    | 1358            | 11.0716   |

### VI. CONCLUSION

In this paper the designed fir filter with both modified Wallace and truncated multipliers for 4bit, 8bit and 12bit are compared. From the comparison table it should be

concluded that the 12 bit modified Wallace fir filter consumes less power with the device XC3S100E-5FG320. So for higher order filters the modified Wallace multiplier is well suited especially for low power applications. At the same time the no of adders and multipliers are not that much required for this truncated multiplier to design the fir filter when compare with other multiplier like modified Wallace tree multiplier especially at low bit rate which here is 4 bit. In the VLSI designing the tradeoff plays a key role. From the table it should concluded, that the design modified Wallace is well suited for higher order and truncated based filter for lower order by maintaining a tradeoff in the accuracy. The functionality is verified through ISE Simulator using VERILOG HDL and the synthesis is carried out with XILINX ISE 12.3i.

#### VII. REFERENCES

[1] Shen-Fu Hsiao, Jun-Hong Zhang Jian, and Ming-Chih Chen, Low-Cost FIR Filter Designs Based on Faithfully Rounded Truncated Multiple Constant Multiplication/Accumulation ieee transactions on circuits and systems—ii: express briefs, vol. 60, no. 5, may 2013.

[2] M. M. Peiro, E. I. Boemo, and L. Wanhammar, —Design of high-speed multiplierless filters using a nonrecursive signed common subexpression algorithm, IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process., vol. 49, no. 3, pp. 196–203, Mar. 2002.

[3] C.-H. Chang, J. Chen, and A. P. Vinod, —Information theoretic approach to complexity reduction of FIR filter design, IEEE Trans. Circuits Syst.

I, Reg. Papers, vol. 55, no. 8, pp. 2310–2321, Sep. 2008.

[4] F. Xu, C. H. Chang, and C. C. Jong, —Contention resolution—A new approach to versatile subexpressions sharing in multiple constant multiplications, IIEEE Trans.

Circuits Syst. I, Reg. Papers, vol. 55, no. 2,pp. 559–571, Mar. 2008.

[5] F. Xu, C. H. Chang, and C. C. Jong, —Contention resolution algorithms for common subexpression elimination in digital filter design, IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 52, no. 10, pp. 695–700, Oct. 2005.

[6] I.-C. Park and H.-J. Kang, —Digital filter synthesis based on an algorithm to generate all



e-ISSN: 2348-6848, p- ISSN: 2348-795X Volume 2, Issue 07, July 2015

Available at http://internationaljournalofresearch.org

minimal signed digit representations, IEEE Trans. Comput.-Aided Design Integr. Circuits Syst., vol. 21, no. 12, pp. 1525–1529, Dec. 2002.

- [7] C.-Y. Yao, H.-H. Chen, T.-F. Lin, C.-J. J. Chien, and X.-T. Hsu, —A novel common-subexpression-elimination method for synthesizing fixed-point FIR filters, IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 51, no. 11,pp. 2215–2221, Sep. 2004.
- [8] O. Gustafsson, —Lower bounds for constant multiplication problems, IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 54, no. 11, pp. 974–978, Nov. 2007.
- [9] Y. Voronenko and M. Puschel, —Multiplierless multiple constant multiplication, ACM Trans. Algorithms, vol. 3, no. 2, pp. 1–38, May 2007.
- [10] D. Shi and Y. J. Yu, —Design of linear phase FIR filters with high probability of achieving minimum number of adders, IEEE Trans. Circuits Syst.I, Reg. Papers, vol. 58, no. 1, pp. 126–136, Jan. 2011.

- [11] P. K. Meher, —New approach to look-up-table design and memory-based realization of FIR digital filter, IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 57, no. 3, pp. 592–603, Mar. 2010.
- [12] P. K. Meher, S. Candrasekaran, and A. Amira, —FPGA realization of FIR filters by efficient and flexible systolization using distributed arithmetic, IEEE Trans. Signal Process., vol. 56, no. 7, pp. 3009–3017, Jul. 2008.
- [13] S. Hwang, G. Han, S. Kang, and J.-S. Kim, —New distributed arithmetic algorithm for low-power FIR filter implementation, IEEE Signal Process.Lett., vol. 11, no. 5, pp. 463–466, May 2004.
- [14] H.-J. Ko and S.-F. Hsiao, —Design and application of faithfully rounded and truncated multipliers with combined deletion, reduction, truncation, and rounding, IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 58, no. 5, pp. 304–308, May 2011.