

# Low-Power And Area-Efficient Modified Carry Select Adder With Single Rca & Bec

Vanjari Ranjith Kumar M. Tech Student Scholar Department of Electronics & Communication Engineering, Narsimhareddy Engineering college, Maisammaguda, Secunderabad, Telangana, India. <u>ranjith.chinna045@gmail.com</u>

Abstract: The increase in the popularity of portable systems as well as the rapid growth of the power density in integrated circuits have made power dissipation one of the important design objectives. Adders are one of the most widely used components in integrated circuits(ICs), designing such efficient adders has been the goal in Very Large Scale Integrated (VLSI) design. Design of area and power efficient high speed data path logic systems are one of the most substantial areas of research in VLSI system design. In every digital adder, time required for the propagation of a carry through the adder decides the speed of the addition operation. The sum for each bit position in an adder is generated sequentially only after the previous bit position has been summed and a carry propagated into the next position. The Carry Select Adder (CSA) is used in many computational systems to alleviate the problem of carry propagation delay by independently generating multiple carries and then select a carry to generate the sum. However, the Carry Select Adder is not area efficient because it uses multiple pairs of ripple carry adders to generate partial sum and carry by considering carry input

#### E.Sudhakar

Asst.professor Department of Electronics& CommunicationEngineering, Narsimhareddy Engineering college,Maisammaguda, Secunderabad,Telangana,India.. <u>Sudha585858@gmail.com</u>

and then the final sum and carry are selected by the multiplexers. The basic idea of this paper is to use binary to excess converter instead of Ripple Carry Adder (RCA) with in the regular CSA to achieve lower area and power consumption. The main advantage of this Binary to Excess Converter (BEC) logic comes from the lesser number of logic gates than the bit full adder structure.

Keywords— Carry Select Adder (CSA); Ripple Carry Adder(RCA); Binary to Excess Converter(BEC); Very Large Scale Integrated designs.

#### INTRODUCTION

Addition usually impacts widely the overall performance of digital systems and a all the arithmetic functions. Generally in every electronic application adders are most widely used. Multipliers, Digital Signal Processing (DSP) use this application to execute various algorithms.

Adders come in to the picture whenever multiplication operation is



adopted. Millions of instructions per second are performed in microprocessors. So the speed of operation is the most important constraint to be considered while designing multipliers. Due to device portability, device should be designed for high performance and power consumption should be low. various devices like mobile, laptops and other lectronic devices requires more battery backups. An adder or summer is a digital circuit that performs addition of numbers. In modern computers adders reside in the arithmetic logic unit where other operations are performed [1][2][3].

Power dissipation is one of the most important parameter considered in all integrated circuits same as speed. Designing a efficient adder is of much concern for researchers same as that of the adders used as components in many circuits.

The comparison is done on the basis of three performance parameters i.e. area, speed and power consumption. This paper presents a modified carry select adder designed in various stages. The Results obtained from modified carry select adders are best in area and power consumption. The CSA is used in many computational systems to make the problem of carry propagation delay easier by independently generating the multiple carries and select a carry to generate the sum. However, the Carry Select Adder is not area efficient because it uses multiple pairs of Ripple Carry Adder to generate partial sum and carry by considering carry input as zero and one, then the final sum and carry are selected by the Multiplexers [4][5].

### I. PROPOSED SYSTEM

A Modified Carry Select Adder (MCSA) design is proposed, which make use of single RCA and BEC instead of using dual RCAs to reduce area and power consumption with small speed penalty. As the base of proposed design is that the number of logic gates used in BEC is less than that of ripple carry adder.

Thus BEC replaces the ripple carry adder with Cin=1 instead of using dual RCAs to reduce area and power consumption of the conventional carry select adder. To replace the n-bit RCA, an n+1 bit BEC is required. The importance of binary to excess converter logic comes from the large silicon area reduction when designing MCSA for large number of bits. The structure of the proposed 16-b SQRT CSLA using BEC for RCA with Cin=1 to optimize the area and power [6][7].



### **International Journal of Research**

Available at <a href="https://edupediapublications.org/journals">https://edupediapublications.org/journals</a>

p-ISSN: 2348-6848 e-ISSN: 2348-795X Volume 03 Issue 14 October2016



Fig1. Modified 16 Bit CSA

## II. SIMULATION RESULTS BY XILINX ISE

The simulation results are obtained from Xilinx.



Fig1. Output Waveform of CSA using XILINX ISE







Fig3. TTL of 16bit CSA



### III. CONCLUSION

Thus the designed carry select adder using gate level modification had given various changes in the delay, power The delay consumption. and power consumption for carry select adder designed using RCA and multiplexer is 9.159ns and 2425mw .At the same time the delay and power consumption for carry select adder which uses BEC and mux has 2.129ns and 81mw.Thus the delay is reduced by 7.03ns and power consumption is also reduced by 2344mw.

### References

O. J. Bedrij, "Carry-select adder,"IRE
Trans. Electron. Comput., pp.340–344,
1962.

[2] B. Ramkumar, H. M. Kittur, and P. M. Kannan, "ASIC implementation of modified faster carry save adder,"Eur. J. Sci. Res., vol. 42, no. 1, pp.53–58, 2010.

[3] T. Y. Ceiang and M. J. Hsiao, "Carryselect adder using single ripple carry adder,"Electron. Lett., vol. 34, no. 22, pp. 2101–2103, Oct. 1998.

[4] Y. Kim and L.-S. Kim, "64-bit carryselect adder with reduced area," Electron.Lett., vol. 37, no. 10, pp. 614–615, May 2001.

[5] J. M. Rabaey, Digtal Integrated Circuits—A Design Perspective. Upper Saddle River, NJ: Prentice- Hall, 2001.

[6] Y. He, C. H. Chang, and J. Gu, "An area efficient 64-bit square root carry-select adder for low power applications," inProc. IEEE Int. Symp.Circuits Syst., 2005, vol. 4, pp. 4082–4085.

[7] Cadence, "Encounter user guide," Version 6.2.4, March 2008.