

# The Reliability of Low Power Design Multiplier Using a Replica of the Constant Repetition Block Vision

<sup>1</sup> K.Mani Priya, <sup>2</sup>P.Sirisha

<sup>1</sup>Pg Student,,Sahasra College of Engineering for Women, Warangal, Telangana, India.

<sup>2</sup> M.Tech, Assistant Professor, Vaagdevi Sahasra College of Engineering for Women, Warangal, Telangana, India.

### **ABSTRACT:**

In this paper, the area of efficiency multiplier put a sign suggests a fixed width through a replica redundancy through adoption My tolerance for noise (ANT) architecture with a multiplier of fixed width to build a redundancy version precision cutting Masa (RPR). ANT proposed architecture can meet the demand for high precision, low power consumption, and region Efficiency. RPR fixed-width design with error compensation through the circles of the possibilities and statistical analysis. use the When a partial product of the correct input vectors and vectors fixed in the palace and put in place to reduce truncation errors, hardware Failure holding circuit can be simplified compensation. The multiplier ANT  $16 \times 16$  bits, the circuit area in our RPR fixed width It may be less, energy consumption in the design of ants can be saved as compared with the ANT state of the art design.

Keywords: Algorithmic Noise Tolerant (ANT), Fixed-Width Multiplier, Reduced-Precision Replica (RPR), Voltage Over Scaling (VOS), Error Tolerant Adder(ETA),Main Digital Signal Processing(MDSP)

### **INTRODUCTION:**

The rapid growth of mobile and wireless systems In recent years, the need for systems pushing ultra-low energy. To reduce power dissipation, and measuring the voltage. [1] It is widely used as a technology of low energy efficient, and Power consumption in CMOS circuits game The square of the supply voltage. However, in the semi-depth micrometer process technologies, has raised the problems of noise interference Difficulty design and efficient reliable in microelectronic Systems, and therefore, design techniques to improve the noise Tolerance has developed a large scale [2] -[8]. Aggressive low energy technology, referred to as the voltage across the dimensioning (VOS), and aim to reduce the



supply volt age out critical supply voltage without sacrificing productivity. However, VOS lead to a sharp deterioration in the signal to noise ratio, Ratio (SNR). My novel noise tolerant (ANT) The combination of technology VOS main block with low resolution Copy (RPR), who is struggling with software bugs effectively, while Achieve significant energy savings. Some ANT deformation The designs presented in [5] - [9] The design concept is ANT Extended system level. However, the design of RPR ANT is intended, and that is not easy Adopted and repeatedly. RPR designs



### Fig. 1. ANT architecture [2].

in ANT designs can work on Too fast, but the hardware complexity is also Complex as shown in Figure 1. As a result, the design RPR ANT design design is still the most popular because of its Simplicity. However, with the adoption of RPR must still pay In the additional area and power consumption. In this work, We also suggest an easy way by using a fixed-width RPR To replace the block RPR full width. The use of a fixed width RPR, a miscalculation can be corrected with low Energy consumption and low overhead region. we use Probability and statistics, and a partial analysis of the product weight Finding a company about compensation for greater accuracy RPR design. In order not to increase the critical path delay, Restricting compensation circuit in the RPR should not be Located on the critical path. As a result, we can achieve ANT is designed with the small area of the circle, low power Consumption, supply voltage and less critical

# ANT multiplier design proposed US-ING A fixed-width RPR

In this paper, we have proposed, and the width RPR-fixed Rip place a total width of blocks RPR ANT design [2], It is shown in Figure 2, which can not only provide the highest Account accuracy, low power consumption, low Above the area of the RPR, but also carried out with high SNR, The effective area and the tension of the lower layer sup operation and low power consumption achieve ANT to more architecture. We demonstrate our wide design based on RPR fixed ANT ANT multiplier. Constant width designs usually DSP applications applied to prevent the growth of countless little



# International Journal of Research

Available at https://edupediapublications.org/journals

p-ISSN: 2348-6848 e-ISSN: 2348-795X Volume 03 Issue 14 October 2016



Fig.2. Proposed ANT Architecture with fixed width RPR.





To show. Court n bits least significant bit (LSB) output is popular solution for the construction of a fixed width with n bits DSP The inputs and outputs n bits. Hardware complexity and power DSP consumption of a fixed width is usually full about half One length. However, truncated LSB results pane In rounding error, you need to compensate specifically. Many of Arts offer to reduce truncation Error correction with the value of continuing with the correct variable Value. The complexity of the circuit to compensate for a fixed The corrected value can be simpler than the variable Correction value. However, approaching the correct variable

Usually more accurate, method of truncation compensation is error compensation longitudinally between Multiplier multiplier. and fixed-width However, in RPR has a fixed width of the multiplier ANT, compensation A mistake we have to correct is the general truncation error MSDP mass. On the contrary, we have a method of compensation for truncation error compensation between longitudinally MSDP multiplier and fixed-width multiplier RPR. Currently, there are a lot of fixed width multiplier Designs applied to the complications of full width. However, there It is not yet fixed width design RPR applied to the ANT multiplexed designs. To achieve more accurate Error Compensation, which offset truncation error with variable correction value. Error building compensation circuit especially the use of terms of partial products With more weight in less than a big slice. The The algorithm error compensation benefits from the possibility, Statistics, linear regression analysis to find The approximate amount of compensation [16]. To save the hardware Complexity, partial compensation carriers Product What has the greatest weight in less than a big slice And it is injected directly into the fixed RPR offer, which does not Need more logic gates compensation [17]. For more with less Error compensation, but



must also take into account the impact of Truncated with the second most important bits products Error compensation. We propose a compensation error Circuit using the simple vector corrected minor tickets He remained offset error. In order not to increase critical path delay, and we are in a Compensation position Service in noncritical path of RPR fixed width. Compared RPR complete to design introduced in [15] and proposed a fixed width RPR multiplier leads not only with high SNR but also Circuits with low area and low power consumption. An error in the static screen proposed correction vector minutes ANT design highlighted in the design, function RPR To correct the errors that occur at the start and MSDP Maintaining the SNR of the entire system during cutting supplies Aalkahrby effort. If a fixed-width RPR used ANT is to Architecture, and it went for a smaller circuit area and power Consumption, but also accelerate the speed of calculation, Compared to traditional total length of the RPR. But nevertheless, We need huge compensation truncation error due to cut Stop many hardware elements of the MSDP LSB. At MSDP n bits ANT POV-multiplier and the Crown group, two for And it can be expressed in a signed n-bit input X and Y as he (/ 2 N) all Baugh- bit width and partial

Crown unsigned product Group can be divided into four sub-groups, which are the most A large part (MSP), correct input vector [ICV (SS)].

# Fault tolerant application AD-DER

In digital signal processing In photos and many other DSP processing applications, Fast Fourier Transform (FFT) is very Function. FFT calculation important involves a A number of additions and strokes. It is therefore A good platform to include our pro-ETA raised. to try Viability of ETA, which put all the common Extras involved in the normal track algorithm with our French Federation It was suggested that the account is added. As we all know, the digital image Represented by the matrix in the DSP system, each element Matrix represents the color of a single pixel of the image. To compare the quality of the images and processed by each of the Traditional French Federation French Tennis Federation minutes of tennis, which housed ETA have proposed, we have created the following Experience. The image has been translated for the first time in the form of a matrix It is sent through the standard system that made use of the usual French Tennis Federation and the French Union of reverse normal tennis. This output matrix The system then turned back to the image and the screen In



p-ISSN: 2348-6848 e-ISSN: 2348-795X Volume 03 Issue 14 October 2016

Figure 3. It was also treated the same image matrix in FFT system used accurate and inaccurate vice FFT, where both 16-bit multiplier FFT include It is described in section, with the image processed form. 4 (b). Although the two matrices derived from the same image They are different, and the two images that have been obtained (see Figure 4) are Often the same thing. Figure 4 (b) is a little darker and has a horizontal bands of different shades of gray

# CONCLUSION

In this paper, it is to introduce the concept of tolerance in error VLSI design. A new species of snake, and the snake error tolerant, That sells a certain amount of Milan-pastor of the importance of Save energy and improve performance, and Wide comparisons propose. with conventional digital hoses It was shown that the proposed multiplier exceeded Traditional power consumption and speed snakes Performance. Potential applications for the fall of the multiplier Especially in areas where there are no strict requirements Accuracy or where ultra-low power consumption and high speed Accuracy is more important than performance. One An example of these applications in the application of DSP portable devices such as mobile phones and laptops.

### REFERENCES

[1]B. Melvin, "Let's think analog," in Proc. IEEE Com-put. Soc. Annu.Symp. VLSI, 2005, pp. 2–5.

[2]International Technology Roadmap for Semiconductors [Online].Available: <u>http://public.itrs.net</u>.

[3]B. Melvin and Z. Haiyang, "Errortolerance and multimedia,"in Proc. 2006 Int. Conf. Intell. Inf. Hiding and Multimedia SignalProcess., 2006, pp. 521–524.

[4]M. A. Breuer, S. K. Gupta, and T. M. Mak, "Design and error tolerancein the presence of massive numbers of defects," IEEE Des. TestComput., vol. 24, no. 3, pp. 216–227, May-Jun. 2004.

[5]M. A. Breuer, "Intelligible test techniques to sup-port error-tolerance," in Proc. Asian Test Symp., Nov. 2004, pp. 386–393.

[6]K. J. Lee, T. Y. Hsieh, and M. A. Breuer, "A novel testing methodologybased on error-rate to support errortolerance," in Proc. Int. Test Conf.,2005, pp. 1136–1144.

[7]S. Chong and A. Ortega, "Hardware testing for error tolerant multimediacompression based on linear transforms," in Proc. Defect andFault Tolerance in VLSI Syst. Symp., 2005, pp. 523–531.



[8]H. Chung and A. Ortega, "Analysis and testing for error tolerant motionestimation," in Proc. Defect and Fault Tolerance in VLSI Syst. Symp.,2005, pp. 514–522.

[9]H. H. Kuok, "Audio recording apparatus using an imperfect memorycircuit," U.S. Patent 5 414 758, May 9, 1995.

[10]T. Y. Hsieh, K. J. Lee, and M. A. Breuer, "Reduction of detected acceptablefaults for yield improvement via errortolerance," in Proc.Des., Automation and Test Eur. Conf. Exhib., 2007, pp. 1–6.

[11]V. Palem, "Energy aware computing through probabilisticswitching: A study of limits," IEEE Trans. Comput., vol. 54, no. 9, pp.1123–1137, Sep. 2005.

[12]S. Cheemalavagu, P. Korkmaz, and K. V. Palem"Ultra low energycomputing via probabilistic algorithms and devices: CMOS deviceprimitives and the energy-probability relationship," in Proc. 2004 Int.Conf. Solid State Devices and Materials, Tokyo, Japan, Sep. 2004, pp.402–403.

[13]P. Korkmaz, B. E. S. Akgul, K. V. Palem, and L. N. Chakrapani, "Advocatingnoise as an agent forultra-low energy computing: Probabilisticcomplementary metaloxidesemiconductor devices and their characteristics,"Jpn. J. Appl. Phys., vol. 45, no. 4B, pp. 3307–3316, 2006. [14]E. Stine, C. R. Babb, and V. B. Dave, "Constant addition utilizingflagged prefix structures," in Proc.IEEE Int. Symp. Circuits and Systems(ISCAS), 2005.

[15]L.-D. Van and C.-C. Yang, "Generalized low-error areaefficient fixedwidthmultipliers," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 25,no. 8, pp. 1608– 1619, Aug. 2005.

[16]Lehman and N. Burla, "Skip techniques for high-speed carry propagationin binary arithmetic units," IRE Trans. Electron. Comput., vol.EC-10, pp. 691–698, Dec. 1962.

[17]O. Bedrij, "Carry select adder," IRETrans. Electron. Comput., vol.EC-11, pp.340–346, 1962.

[18]O. MacSorley, "High speed arithmetic in binary computers," IRE Proc.,vol. 49, pp.67–91, 1961.

[19]Y. KiatSeng and R. Kaushik, Low-Voltage, Low-Power VLSI Subsystems. New York: McGraw-Hill, 2005.