Performance Analysis of Five Port Router Network for VLSI based Network on Chip
Abstract
In his paper we attempt to give a networking solution by applying VLSI architecture techniques to router design for networking systems to provide intelligent control over the network. Networking routers today have limited input/output configurations, which we attempt to overcome by adopting bridging loops to reduce the latency and security concerns. The approach will results in increased switching speed of routing per packet for both current trend protocols, which we believe would result in considerable enhancement in networking systems.
Keywords
Network-on-Chip ; Simulation Router; FIFO; FSM; Register blocks
Full Text:
PDFCopyright (c) 2015 chalavadi Raghavendrarao, S. T. Mrudula
This work is licensed under a Creative Commons Attribution-NonCommercial-ShareAlike 4.0 International License.
All published Articles are Open Access at https://journals.pen2print.org/index.php/ijr/
Paper submission: ijr@pen2print.org